# **EP610** # **FEATURES** - High density (over 600 gates) replacement for TTL - Advanced CMOS EPROM technology, allows erase and reprogram. - High speed, $t_{pd} = 25 \text{ ns.}$ - "Zero Power" (typically 10μA standby). - · Asynchronous clocking of all registers or banked register operation from 2 synchronous clocks. - Sixteen Macrocells with configurable I/O architecture allowing 20 inputs and 16 outputs. - Programmable registers providing D, T, SR or JK flipflops with individual Clear control. - 100% generically testable-provides 100% programmina vield. - Programmable "Security Bit" allows total protection of proprietary designs. - · Advanced software support featuring Schematic Capture, Interactive Netlist, Boolean Equation and State Machine design entry. - Space saving 24 pin, 300 mil, dual in-line package and 28 pin J-leaded chip carrier. # CONNECTION DIAGRAM # **GENERAL DESCRIPTION** The Altera EP610 Programmable Logic Device is capable of implementing over 600 equivalent gates of SSI and MSI logic functions all in a space saving 24 pin. DIP, 300 mil package or a 28 pin J-leaded chip carrier. The EP610 uses familiar sum-of-products logic providing a programmable AND with fixed OR structure. The device accommodates both combinatorial and sequential logic functions with up to 20 inputs and 16 outputs. The EP610 includes an Altera proprietary programmable I/O architecture providing individual selection of either combinatorial or registered output and feedback signals, active high or low. A unique feature of the EP610 is the ability to program D, T, SR, or JK flipflop operation individually for each output without sacrificing product terms. In addition, each register can be individually clocked from any of the input or feedback paths available in the AND array. These features allow a variety of logic functions to be simultaneously implemented. The CMOS EPROM technology reduces the power consumption to less than 20% of equivalent bipolar devices without sacrificing speed performance. Other advantages include: 100% generic testing (all devices are 100% tested at the factory). The device can be erased with ultraviolet light. Design changes are no longer costly, nor is there a need for post programming testina. Programming the EP610 is accomplished with the use of Altera's A+PLUS development software which supports four different design entry methods. Once the circuit has been entered, the A+PLUS software performs automatic translation into logical equations, boolean minimization, and design fitting directly into an EP610. **REV. 4.0** #### **FUNCTIONAL DESCRIPTION** The EP610 is an Erasable Programmable Logic Device (EPLD) which uses a CMOS EPROM technology to configure connections in a programmable AND logic array. The device also contains a revolutionary programmable I/O architecture which provides advanced functional capability for user programmable logic. Externally, the EP610 provides 4 dedicated data inputs, 2 synchronous clock inputs, and 16 I/O pins which may be configured for input, output, or bidirectional operation. Figure 1 and 2 shows the EP610 basic Macrocell and the complete block diagram. The internal architecture is organized with familiar sum-of-products (AND-OR) structure. Inputs to the programmable AND array come from true and complement signals of the four dedicated data inputs and sixteen I/O architecture control blocks. The 40 input AND array encompasses 160 product terms which are distributed among 16 available Macrocells. Each EP610 product term represents a 40 input AND gate. Each Macrocell contains ten product terms. Eight product terms are dedicated for logic implementation. One product term is used for Clear control of the Macrocell internal register. The remaining product term is used for Output Enable/Asynchronous Clock implementation. At the intersection point of an input signal and a product term there exists an EPROM connection. In the erased state, all connections are made. This means both the true and complement of all inputs are connected to each product term. Connections are opened during the programming process. Therefore, any product term may be connected to the true or complement of any array input signal. When both the true and complement of any signal is left intact, a logical false results on the output of the AND gate. If both the true and complement connections are open, then a logical "don't care" results for that input. If all inputs for the product term are programmed open, then a logical true results on the output of the AND gate. Two dedicated clock inputs provide synchronous clock signals to the EP610 internal registers. Each of the clock signals controls a bank of eight registers. CLK1 controls registers associated with Macrocells 9-16. CLK2 controls registers associated with Macrocells 1-8. The EP610 advanced I/O architecture allows the number of synchronous registers to be user defined, from one to sixteen. Both dedicated clock inputs are positive edge triggered. # I/O ARCHITECTURE The EP610 Input/Output Architecture provides each Macrocell with over 50 possible I/O configurations. Each I/O can be configured for combinatorial or registered output, with programmable output polarity. Four different types of registers (D, T, JK, SR), can be implemented into every I/O without any additional logic requirements. I/O feedback selection can also be programmed for registered or input (pin) feedback. Another benefit of the EP610 I/O architecture is its ability to individually clock each internal register from asynchronous clock signals. # **OE/CLK Selection** Figure 3 shows the two modes of operation which are provided by the OE/CLK Select Multiplexer. The operation of this multiplexer is controlled by a single EPROM bit and may be individually configured for each EP610 I/O pin. In Mode 0, the three-state output buffer is controlled by a single product term. If the output of the AND gate is a logical true then the output buffer is enabled. If a logical false resides on the output of the AND gate then the output buffer is seen as high impedance. In this mode the Macrocell flipflop may be clocked by its respective synchronous clock input. After erasure, OE/CLK Select Mux is configured as Mode 0. In Mode 1, the Output Enable buffer is always enabled. The Macrocell flipflop now may be triggered from an asynchronous clock signal generated by the OE/CLK multiplexable product term. This mode allows individual clocking of flipflops from any available signal in the AND array. Because both true and complement signals reside in the AND array, the flipflop may be configured for positive or negative edge trigger operation. With the clock now controlled by a product term, gated clock structures are also possible. # **OUTPUT/FEEDBACK Selection** Figure 4 shows the EP610 basic output configurations. Along with combinatorial output, four register types are available. Each Macrocell I/O may be independently configured. All registers have individual Asynchronous Clear control from a dedicated product term. When the product term is asserted to a logical one, the Macrocell register will immediately be loaded with a logical zero independently of the clock. On power up, the EP610 performs the Clear function automatically. When the D or T register is selected, eight product terms are ORed together and made available to the register input. The Invert Select EPROM bit determines output polarity. The Feedback Select Multiplexer enables registered, I/O (pin) or no feedback to the AND array. If the JK or SR registers are selected, the eight product terms are shared among two OR gates. The allocation of product terms for each register input is optimized by the A+PLUS development software. The Invert Select EPROM bits configures output polarity. The Feedback Select Multiplexer enables registered or no feedback to the AND array. Any I/O pin may be configured as a dedicated input by selecting no output and pin feedback. No output is obtained by disabling the Macrocell output buffer. In the erased state, the I/O is configured for combinatorial active low output with input (pin) feedback #### Figure 4. I/O Configurations **COMBINATORIAL** I/O SELECTION OUTPUT/POLARITY FEEDBACK Pin, None Pin, None Pin Combinatorial/High Combinatorial/Low **D-TYPE FLIP-FLOP** I/O SELECTION **FUNCTION TABLE** OUTPUT/POLARITY FEEDBACK D-Register, Pin, None 0 0 D-Register/High D-Register/Low D-Register, Pin, None 0 D-Registered 0 None Pin **TOGGLE FLIP-FLOP FUNCTION TABLE** I/O SELECTION <u>T</u> 0 0 <u>On+</u> OUTPUT/POLARITY FEEDBACK T-Register, Pin, None T-Register, Pin, None T-Register Pin 0 T-Register / High T-Register / Low None 0 JK FLIP-FLOP **FUNCTION TABLE** I/O SELECTION Qn+ OUTPUT/POLARITY FEEDBACK 0 JK Register/High JK Register/Low JK Register, None JK Register, None 0 0 0 0 1 1 n 0 None JK Register 0 0 0 1 0 SR FLIP-FLOP I/O SELECTION **FUNCTION TABLE** OUTPUT/POLARITY FEEDBACK 0 0 0 0 SR Register/High SR Register/Low SR Register, None SR Register, None 0 0 0 0 0 SR Register 0 0 6 # **ABSOLUTE MAXIMUM RATINGS** COMMERCIAL, INDUSTRIAL, MILITARY **OPERATING RANGES** Note: See Design Recommendations | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNIT | |--------|-----------------------------------|--------------|------|------|------| | Vcc | Supply voltage | With respect | -2.0 | 7.0 | V | | Vpp | Programming supply voltage | to GND | -2.0 | 13.5 | V | | Vı | DC INPUT voltage | note (3) | -2.0 | 7.0 | V | | IMAX | DC V <sub>CC</sub> or GND current | | -175 | +175 | mA | | lout | DC OUTPUT current, per pin | | -25 | +25 | mA | | PD | Power dissipation | | | 1000 | mW | | TSTG | Storage temperature | No bias | -65 | +150 | °C | | ТАМВ | Ambient temperature | Under bias | -65 | +135 | °C | # RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNIT | |----------------|-----------------------|----------------|------------|------------|------| | Vcc | Supply Voltage | note (6) | 4.75 (4.5) | 5.25 (5.5) | ٧ | | VI | INPUT voltage | | 0 | Vcc | V | | V <sub>0</sub> | OUTPUT voltage | | 0 | Vcc | ٧ | | TA | Operating temperature | For Commercial | 0 | 70 | °C | | TA | Operating temperature | For Industrial | -40 | 85 | °C | | Tc | Case temperature | For Military | -55 | 125 | °C | | tR | INPUT rise time | note (9) | | 500 (250) | ns | | tr | INPUT fall time | note (9) | | 500 (250) | ns | # DC OPERATING CHARACTERISTICS (V<sub>CC</sub> = 5V $\pm$ 5%, T<sub>A</sub> = 0°C to 70°C for Commercial) (V<sub>CC</sub> = 5V $\pm$ 10%, T<sub>A</sub> = -40°C to 85°C for Industrial) (V<sub>CC</sub> = 5V $\pm$ 10%, T<sub>C</sub> = -55°C to 125°C for Military)\* Note (1) and (6) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------|-----------------------------------------------------------------------------|------|-----|-----------------------|------| | ViH | HIGH level input voltage | | 2.0 | | V <sub>CC</sub> + 0.3 | ٧ | | VIL | LOW level input voltage | | -0.3 | | 0.8 | ٧ | | VoH | HIGH level TTL output voltage | I <sub>OH</sub> = -4mA DC | 2.4 | | | ٧ | | Voн | HIGH level CMOS output voltage | I <sub>OH</sub> = -2mA DC | 3.84 | | 1 | ٧ | | V <sub>OL</sub> | LOW level output voltage | I <sub>OL</sub> = 4mA DC | | | 0.45 | ٧ | | l <sub>1</sub> | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> or GND | -10 | | +10 | μA | | loz | 3-state output off-state current | Vo = Vcc or GND | -10 | | +10 | μΑ | | lcc1 | V <sub>CC</sub> supply current (standby) | V <sub>I</sub> = V <sub>CC</sub> or GND<br>No load<br>note (8) | | 20 | 100 (150) | μΑ | | lcc2 | V <sub>CC</sub> supply current (non-turbo) | V <sub>I</sub> = V <sub>CC</sub> or GND<br>No load, f = 1.0 MHz<br>note (7) | | 3 | 10 (15) | mA | | I <sub>CC3</sub> | V <sub>CC</sub> supply current (turbo) | V <sub>I</sub> = V <sub>CC</sub> or GND<br>No load, f = 1.0 MHz<br>note (7) | | 32 | 60 (75) | mA | # CAPACITANCE # Note (4) | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | UNIT | |------------------|-----------------------|--------------------------------------|-----|-----|------| | Cin | Input Capacitance | V <sub>IN</sub> = 0V<br>f = 1.0 MHz | | 20 | ρF | | Соит | Output Capacitance | V <sub>OUT</sub> = 0V<br>f = 1.0 MHz | | 20 | pF | | C <sub>CLK</sub> | Clock Pin Capacitance | V <sub>IN</sub> = 0V<br>f = 1.0 MHz | | 20 | pF | # **AC CHARACTERISTICS** ( $V_{CC}$ = 5V $\pm$ 5%, $T_A$ = 0°C to 70°C for Commercial, C) ( $V_{CC}$ = 5V $\pm$ 10%, $T_A$ = -40°C to 85°C for Industrial, I) ( $V_{CC}$ = 5V $\pm$ 10%, $T_C$ = -55°C to 125°C for Military, M)\* EP610-25, EP610-30, EP610-35, EP610-40 HON THORO | Note (5) | 3 (5) | | EP6 | 0-25 | EP6 | 10-30 | EP6 | 10-35 | EP61 | 0-40 | ADDER | | |------------------|------------------------------------|-------------------------------|-----|------|-----|-------|-----|-------|------|------|----------|------| | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | note (5) | UNIT | | t <sub>PD1</sub> | Input to non-registered output | | | 25 | | 30 | Ī | 35 | | 40 | 30 | ns | | tPD2 | I/O input to non-registered output | C <sub>1</sub> = 35pF | | 27 | | 32 | | 37 | | 42 | 30 | ns | | tpzx | Input to output enable | | | 25 | | 30 | | 35 | | 40 | 30 | ns | | tpxz | Input to output disable | C <sub>1</sub> = 5pF note (2) | 1 | 25 | | 30 | | 35 | | 40 | 30 | ns | | tclr | Asynchronous output clear time | C <sub>1</sub> = 35pF | | 27 | | 32 | | 37 | | 42 | 30 | ns | | tio | I/O input buffer delay | | | 2 | | 2 | | 2 | | 2 | 0 | ns | # SYNCHRONOUS CLOCK MODE | | | | EP610-25 | | EP610-30 | | EP610-35 | | -35 EP610 | | NON-TURBO<br>ADDER | | |------------------|-----------------------------------------------------------------------------------|------------|----------|-----|----------|-----|----------|-----|-----------|-----|--------------------|------| | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | note (5) | UNIT | | fmax | Maximum frequency | note (10) | 47.6 | | 41.7 | | 37.0 | | 31.3 | | 0 | MHz | | tsu | Input setup time | | 21 | | 24 | | 27 | | 32 | | 30 | ns | | tH | Input hold time | | 0 | | 0 | | 0 | | 0 | | 0 | ns | | tcH | Clock high time | | 10 | | 11 | | 12 | | 15 | | 0 | ns | | tcL | Clock low time | - | 10 | | 11 | | 12 | | 15 | | 0 | ns | | tco1 | Clock to output delay | | | 15 | | 17 | | 20 | | 22 | 0 | ns | | t <sub>CNT</sub> | Minimum clock period (register output feedback to register input - internal path) | | | 25 | | 30 | | 35 | | 40 | 0 | ns | | fCNT | Internal maximum frequency (1/t <sub>CNT</sub> ) | note (7) | 40.0 | | 33.3 | | 28.6 | | 25.0 | | 0 | MHz | # **ASYNCHRONOUS CLOCK MODE** | | | | | | EP610-25 | | EP610-30 | | EP610-35 | | EP610-40 | | NON-TURBO<br>Adder | | | |---------|-----------------------------------------------------------------------------------|------------|------|-----|----------|-----|----------|-----|----------|-----|----------|------|--------------------|--|--| | SYMBOL | PARAMETER | CONDITIONS | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | note (5) | UNIT | | | | | fMAX | Maximum frequency | note (10) | 47.6 | | 41.7 | | 37.0 | | 31.3 | | 0 | MHz | | | | | tasu | Input setup time | | 8 | | 8 | | 8 | | 10 | | 30 | ns | | | | | tah | Input hold time | | 12 | l | 12 | | 12 | | 14 | | 0 | ns | | | | | tach | Clock high time | | 10 | | 11 | | 12 | | 14 | | 0 | ns | | | | | tACL | Clock low time | | 10 | | 11 | | 12 | | 14 | | 0 | ns | | | | | tAC01 | Clock to output delay | | | 27 | | 32 | | 37 | | 42 | 30 | ns | | | | | tacnt | Minimum clock period (register output feedback to register input - internal path) | | | 25 | | 30 | | 35 | | 40 | 0 | ns | | | | | facnt . | Internal maximum frequency (1/t <sub>ACNT</sub> ) | note (7) | 40.0 | | 33.3 | | 28.6 | | 25.0 | | 0 | MHz | | | | #### Notes: Typical values are for TA = 25°C, Vcc = 5V Sample tested only for an output change of 500mV. Minimum DC input is -0.3V. During transitions, the inputs may undershoot to -2.0V for periods less than 20ns. Capacitance measured at 25°C. Sample tested only. Clock pin capacitance for dedicated clock inputs only. Pin 13, (high voltage pin during programming), has capacitance of 50 pF max. See TURBO-BIT\*, page 44. Figures in ( ) pertain to military and industrial temperature version. Measured with device programmed as a 16 bit counter. EPLD automatically goes into standby mode if logic transitions do not occur when in non-turbo mode (approximately 100ns after last transition). Clock tR, tr = 250 (100) ns. The fMAX values shown represent the highest frequency for pipelined data. | GRADE | SPEED AVAILABILITY | | | | | |-------------------------------|--------------------|----------|----------------------|--|--| | Commercial<br>(0°C to 70°C) | С | EP610-25 | EP610-30<br>EP610-35 | | | | Industrial<br>(–40°C to 85°C) | 1 | • | EP610-40 | | | | Military<br>(-55°C to 125°C) | М | | EP610-40 | | | The specifications noted above apply to military operating range devices. Mit.-STD-883 compliant product specifications are provided in military product drawings available on request from Altera marketing at 408/984-2805, ext. 101. These military product drawings should be used for the preparation of source control drawings. # **FUNCTIONAL TESTING** The EP610 is fully functionally tested and guaranteed through complete testing of each programmable EPROM bit and all internal logic elements thus ensuring 100% programming yield. As a result, traditional problems associated with fuse-programmed circuits are eliminated. The erasable nature of the EP610 allows test program patterns to be used and then erased. This facility to use application-independent, general purpose tests is called generic testing and is unique among user-defined LSI logic devices. Power supply transients can affect AC measurements, simultaneous transitions of multiple outputs should be avoided for accurate measurement. Do not attempt to perform threshold tests under AC conditions. Large amplitude, fast ground current transients normally occur as the device outputs discharge the load capacitances. These transients flowing through the parasitic inductance between the device ground pin and the test system ground can create significant reductions in observable input noise immunity. #### **DESIGN SECURITY** The EP610 contains a programmable design security feature that controls the access to the data programmed into the device. If this programmable feature is used, a proprietary design implemented in the device cannot be copied nor retrieved. This enables a high level of design control to be obtained since programmed data within EPROM cells is invisible. The bit that controls this function, along with all other program data, may be reset simply by erasing the device. #### **TURBO-BIT** Some EPLDs contain a programmable option to control the automatic power down feature that enables the low standby power mode of the device. This option is controlled by a TURBO-BIT which can be set using A+PLUS. When the TURBO-BIT is pro- grammed (Turbo = ON), the low standby power mode (Icc1) is disabled. This renders the circuit less sensitive to Vcc noise transients which can be created by the power-up/power-down cycle when operating in the low power mode. The typical Icc vs frequency data for both Turbo and Non-Turbo (Iow power) mode is shown in each EPLD data sheet. All AC values are tested with the TURBO-BIT programmed. If the design requires low power operation then the TURBO-BIT should be disabled (Turbo = OFF). When operating in this mode, some AC parameters are subject to increase. Values given in the AC specifications section under "Non-Turbo Adder" must be added to the respective AC parameter to determine worst-case timing. Figure 8. Switching Waveforms # **COMBINATORIAL MODE** #### SYNCHRONOUS CLOCK MODE # **ASYNCHRONOUS CLOCK MODE** Notes: tr & tr < 6ns tcL & tcH measured at 0.3V and 2.7V all other timing at 1.5V Input voltage levels at ØV and 3V