| | REVISION RECORD | | | |----------|-----------------|----------------------------------------------------------------------------------------------------------------|--| | REVISION | DATE | DESCRIPTION | | | 01 | (12-10-79) | Preliminaly | | | Α | (6-24-80) | First Edition | | | В | (11-15-80) | Manual updated with ECs 001 to 009, plus technical information of the model M2280/M2289 and editorial changes. | | | С | (4-15-81) | Manual updated with ECs 010 to 012 and editorial changes. | | | | | | | | | | | | REVISION LETTERS I, O, Q, U AND X ARE NOT USED Date; Month, Day, Year Address comments concerning this manual to: FUJITSU LIMITED Computer Systems Marketing, North America and OEM, 6-1 Marunouchi 2-chome, Chiyoda-ku, Tokyo 100, Japan TEL: 03-216-3211 TLX: J22833 Cable: "FUJITSULIMITED TOKYO" or FUJITSU AMERICA INC. 2945 Oakmead Village Court, Santa Clara, California 95051, U.S.A. TEL: (408) 727-4300 TLX: 171182 TWX: 910-338-0047 © Copyright 1979 by Fujitsu Limited. Printed in U.S.A. #### LIST OF EFFECTIVE PAGES | PAGE | REV | PAGE | REV | PAGE | REV | PAGE | 7 25: | ] [ | T | ۱ <del></del> | Т | |--------------|----------------|--------------|--------|----------------|--------|--------------------------------------------------|--------|--------------|--------|----------------|--------| | Cover | <del> _</del> | 4-4 | A | 4-69 | A | <del> </del> | REV | PAGE | REV | PAGE | REV | | 30.15 | | 4-5 | B | 4-70 | Ä | 5-16<br>5-17 | A | 8-7<br>8-8 | B | | | | <u>i</u> | C | 4-6 | A | 4-71 | В | 5-18 | Â | 8-9 | Ä | 1 1 | | | Blank | - | 4-7 | A | 4-72 | A | 5-19 | Α | 8-10 | Â | S-10 | A | | iii<br>Blank | C | 4-8 | Ç | 4-73 | Α | 5-20 | Α | 8-11 | Α | Blank | _ | | V | A | 4-9 | A | 4-74<br>4-75 | A | 5-21 | Α | 8-12 | Α | 10-1 | Α | | Blank | | 4-11 | A | 4-76 | A | 5-22<br>5-23 | A | 8-13 | Α | 10-2 | C | | vii | A | 4-12 | A | 4-77 | Â | 5-23 | A | 8-14<br>8-15 | A | 10-3 | A | | viii | В | 4-13 | С | 4-78 | Α | 5-25 | Â | 8-16 | A | 10-4<br>10-5 | B<br>B | | ix | Ç | 4-14 | В | 4-79 | A | 5-26 | A | 8-17 | Â | 10-6 | C | | X | A<br>B | 4-15 | В | 4-80 | Α | 5-27 | A | 8-18 | A | 10-7 | В | | xi<br>xii | В | 4-16 | С<br>В | 4-81<br>4-82 | A | 5-28 | A | 8-19 | A | 10-8 | В | | xiii | A | 4-18 | В | 4-82 | B | 5-29<br>5-30 | A | 8-20 | В | 10-9 | В | | xiv | С | 4-19 | В | 4-84 | Â | S-6 | Â | 8-21<br>8-22 | A | 1010 | В | | xv | В | 4-20 | В | 4-85 | A | Blank | _ | 8-23 | Â | 10-11<br>10-12 | B | | xvi | С | 4-21 | В | 4-86 | A | 6-1 | C | 8-24 | Â | 10-12 | В | | S-1<br>Blank | - | 4-22<br>4-23 | В | 4-87 | C | 6-2 | B | 8-25 | A | 10-14 | В | | 1-1 | В | 4-23 | B | 4-88<br>4-89 | A | 6-3 | C | 8-26 | A | 10-15 | В | | 1-2 | В | 4-25 | В | 4-90 | A<br>C | 6-4<br>6-5 | C | 8-27 | C | 10-16 | В | | 1-3 | В | 4-26 | В | 4-91 | Ä | 6-6 | CA | 8-28<br>8-29 | A | 10-17 | В | | 1-4 | В | 4-27 | В | 4-92 | A | 6-7 | В | 8-30 | Â | 10-18<br>10-19 | A<br>B | | 1-5 | В | 4-28 | В | 4-93 | Α | 6-8 | A | 8-31 | A | 10-20 | C | | 1-6<br>1-7 | A | 4-29<br>4-30 | В | 4-94 | A | 6-9 | A | 8-32 | A | 10-21 | В | | Blank | 1 2 | 4-30 | B<br>B | 4-95<br>4-96 | Ç | 6-10 | A | 8-33 | Α | 10-22 | В | | S-2 | A | 4-32 | В | 4-97 | A | 6-11<br>6-12 | B<br>B | 8-34 | A | 10-23 | В | | Blank | | 4-33 | | 4-98 | Ä | 6-13 | В | 8-35<br>8-36 | A<br>B | 10-24<br>10-25 | В | | 2-1 | Α | 4-34 | В | 4-99 | Α | 6-14 | В | 8-37 | Ā | 10-25 | B | | 2-2<br>2-3 | A | 4-35 | В | 4-100 | A | 6-15 | A | 8-38 | A | 10-27 | В | | 2-3 | A | 4-36<br>4-37 | BB | 4-101 | A | 6-16 | Α | 8-39 | Α | 10-28 | В | | 2-5 | A | 4-38 | В | 4-102<br>4-103 | A | 6-17 | В | Blank | - | 10-29 | В | | Blank | - | 4-39 | В | 4-104 | Â | 6-18<br>6-19 | A | S-9<br>Blank | Α | 10-30 | C | | S-3 | A | 4-40 | В | 4-105 | Â | 6-20 | В | 9-1 | -<br>c | 10-31<br>10-32 | C | | Blank | - | 4-41 | В | 4-106 | A | 6-21 | A | 9-2 | Ă | 10-32 | A | | 3-1<br>3-2 | C | 4-42 | В | 4-107 | Α | 6-22 | Α | 9-3 | A | 10-34 | B | | 3-3 | C | 4-43<br>4-44 | B<br>B | 4-108 | A | 6-23 | В | 9-4 | Α | 10-35 | В | | 3-4 | C | 4-45 | В | 4-109<br>4-110 | A | 6-24 | A | 9-5 | C | 10-36 | В | | 3-5 | В | 4-46 | A | 4-111 | Â | 6-25<br>6-26 | A<br>B | 9-6<br>9-7 | C | 10-37 | В | | 3-6 | A | 4-47 | A | 4-112 | A | 6-27 | Ā | 9-8 | CC | 10-38<br>10-39 | С<br>В | | 3-7 | C | 4-48 | Α | 4-113 | A | 6-28 | В | 9.9 | č | 10-39 | В | | 3-8<br>3-9 | A | 4-49<br>4-50 | A | 4-114 | A | 6-29 | В | 9-10 | č | 10-41 | Ā | | 3-10 | Â | 4-50 | A | 4-115<br>Blank | A | 6-30 | В | 1 | | 10-42 | В | | 3-11 | A | 4-52 | ĉ | S-5 | Ā | 6-31<br>6-32 | B<br>C | | | 10-43 | В | | 3-12 | A | 4-53 | Ā | Blank | 2 | 6-33 | č | ] | | 10-44 | В | | 3-13 | C | 4-54 | Α | 5-1 | В | 6-34 | č | | 1 | 10-45<br>10-46 | B<br>B | | 3-14<br>3-15 | A<br>C | 4-55 | A | 5-2 | С | 6-35 | В | | ļ | 10-47 | Ā | | 3-16 | A | 4-56<br>4-57 | A C | 5-3 | A | 6-36 | Α | | | 10-48 | Α | | 3-17 | Ĉ | 4-58 | В | 5-4<br>5-5 | A<br>B | S-7 | A | 1 | | 10-49 | Α | | 3-18 | A | 4-59 | c l | 5-6 | Ä | Blank<br>7-1 | В | i i | | 10-50 | C | | 3-19 | C | 4-60 | C | 5-7 | Â | Blank | _ | ĺ | | 10-51<br>10-52 | C<br>A | | 3-20 | A | 4-61 | A | 5-8 | A | S-8 | A | | - 1 | 10-52 | ĉ | | 3-21<br>3-22 | C<br>B | 4-62<br>4-63 | A | 5-9 | C | Blank | - | | | 10-54 | Ă | | S-4 | A | 4-63 | Â | 5-10<br>5-11 | À | 8-1 | A | | | 10-55 | A | | Blank | _ | 4-65 | Â | 5-11 | A<br>C | 8-2<br>8-3 | A | | | 10-56 | Α | | 4-1 | A | 4-66 | Â | 5-12 | Ă | 8-4 | B<br>A | | | 10-57 | A | | 4-2 | A | 4-67 | Α | 5-14 | Â | 8-5 | Â | | | Blank | - | | 4-3 | Α | 4-68 | Α | 5-15 | Α | 8-6 | Α | | | Cover | _ | Note 1. A revision of each page except "A" is indicated by the Revision Letter with the specification number of this manual in the bottom of the page. Note 2. A bar by the page number in this page indicates pagination rather than content has changed. ### **Preface** This manual has been prepared for customer engineers directly involved with maintaining the M228X fixed disk unit. #### The information is provided in 10 sections: Section 1: General Description Section 2: Operation Section 3: Installation Section 4: Theory of Operation Section 5: Trouble Shooting Guide Section 6: Maintenance Section 7: Spare Part List Section 8: IC Detail Section 9: Parts and Illustration Catalog Section 10: Schematics ## **Table of Contents** | 1. | GENERAL DESCRIPTION | Page | |--------------------|---------------------------------------|-------------------| | 1.1 | GENERAL DESCRIPTION | 1-1<br>1-1 | | 1.1.1 | General Description | 1-1 | | 1.1.2 | Features | 1 1 | | 1.2 | SPECIFICATION | 1-1 | | 1.2.1 | Basic Specifications | 1-2 | | 1.2.2 | Physical Specifications | 1-2 | | 1.2.3 | Power Source Specifications | 1-3 | | 1.2.4 | Data Recording Specifications | 1-4 | | 1.3 | CONFIGURATION | 1-5 | | 1.3.1 | Basic Configuration | 1-5 | | 1.3.2 | Options | 1-7 | | 2. | OPERATION | 2 1 | | 2.1 | GENERAL DESCRIPTION | 2-1 | | 2.2 | POWERING UP/DOWN | 2-1 | | 2.3 | CONTROL AND INDICATORS | Z-1 | | 2.3.1 | Operator Panel (option) | Z-1<br>2 1 | | 2.3.2 | PCB Chassis | 2-1 | | 2.4 | Optional Power Supply Unit | 2-2 | | 3. | INSTALLATION | 2-4 | | 3.1 | GENERAL DESCRIPTION | 3-1 | | 3.2 | UNPACKING | 3-1 | | 3.3 | VISUAL INSPECTION | 3-1 | | 3.4 | INSTALLATION | 3-4 | | 3.4.1 | Mounting | 3-4 | | 3.4.2 | Vertical Mount Installation | 3-4 | | 3.4.3 | Unlocking Spindle | 3-0<br>3-6 | | 3.4.4 | Unlocking the Actuator | ა-ი<br>ვუ | | 3.4.5 | Unlocking the Motor | 3.0 | | 3.4.6 | 50Hz/60Hz Exchange | 3.9 | | 3.5 | CABLING | 3-10 | | 3.5.1 | Power Cable | 0 40 | | 3.5.2 | Connecting with Optional Power Supply | 2 12 | | 3.5.2.1 | AC input delect | 2 12 | | 3.5.2.2 | +24V DC Select | 2 12 | | 3.5.2.3 | Power Cable Connection | 2 12 | | 3.5.2.4 | DC voltage Adjustment | 2.15 | | 3.5.3 | interrace Cabling | 2 1 5 | | 3.5.4 | System Grounding | 2 17 | | 3.5.5 | wide Select Setting | 2 <sub>-</sub> 1Ω | | 3.5.5.1<br>3.5.5.2 | Disk Addressing | <b>2</b> ₋12 | | 3.5.5.2<br>3.5.5.3 | Sector Mode | 3-19 | | | rag 4/5 Enable | 2 10 | | 3.5.5.4<br>3.5.5.5 | Sector Counting | 2 10 | | 3.6.c.c | Mount Direction Select | 2 21 | | 3.7 | Shiffing | 2 22 | | - | STORAGE AND REPACKING | 3-22 | | 1. | THEORY OF OPERATION | 1 1 | | ¥.1 | GENERAL DESCRIPTION | 4.1 | | 1.2 | ASSEMBLIES | 4-1 | | 1.2.1 | Disk Enclosure (DE) | | | 1.2.2 | Spindle Assembly | 4-2 | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------| | 4.2.3 | Spindle Drive Motor and Brake | 4-2 | | <b>4.2.4</b> | Actuator Arm Associatify First | 4-2 | | 4.2.5 | Actuator Lock, Spindle Lock | 4-2 | | 4.2.6 | Air Circulation in DE | 4-5 | | 4.2.7 | Sub-frame | 4-5 | | 4.2.8 | Cooling | 4-6 | | 4.3 | MAGNETIC HEADS AND RECORDING MEDIA | | | 4.3.1 | Magnetic Heads | 4-7 | | 4.3.2 | Recording Media | 4-8 | | 4.3.3 | Servo Trade Format | 4-8 | | 4.3.3.1 | Servo Track Configuration | 4-8 | | 4.3.3.2 | Servo Pattern | 4-10 | | 4.3.3.3 | Index, IGB2, IGB1 and OGB | 4-13 | | 4.3.4 | Data Surface Format | 4-13 | | 4.3.5 | Head and Surface Configuration | | | 4.4 | FORMAT | 4-15<br>4-15 | | 4.4.1 | Description | | | 4.4.2 | Fixed Sector Format | | | 4.4.3 | Variable Sector Format | | | 4.4.4 | Description of Format Parameters | | | 4.4.4.1 | Fixed Sector Format | | | 4.4.4.2 | Variable Sector Format | | | 4.5 | INTERFACE | | | 4.5.1 | Introduction | | | 4.5.1.1 | Purpose | | | 4.5.1.2 | Application | | | 4.5.1.3 | Connection | | | 4.5.1.4 | Time Specification | | | 4.5.1.5 | Interface Transmitter/Receiver | | | 4.5.2 | Interface Cabling | | | 4.5.3 | Type and Name of Signal Lines | | | 4.5.3.1 | "B"-Cable Lines for Balanced Transmission | | | 4.5.3.2 | Description of Signal Lines | | | 4.5.4 | "A"-Cable Input Signal | | | 4.5.4.1<br>4.5.4.2 | | 4-24 | | 4.5.4.2<br>4.5.4.3 | "B"-Cable Input Signal | 4-26 | | 4.5.4. <b>3</b><br>4.5.4.4 | | 4-26 | | 4.5.4.4 | Timing | 4-27 | | 4.5.6 | Head Address Change at the Last Gap | | | 4.5.7 | Signal Transmission Driver/Receiver | | | 4.5.7.1 | | | | 4.5.7.2 | | | | 4.5.8 | Connector and Cable | | | 4.5.8.1 | | . 4-38 | | 4.5.8.2 | | . 4-38 | | 4.5.9 | Connector Pin Assignment | . 4-39 | | 4.5.9.1 | <del>-</del> | . 4-39 | | 4.5.9.2 | | . 4-39 | | 4.6 | ELECTRIC CIRCUIT FUNCTION | . 4-40 | | 4.6.1 | Start/Stop Function | . 4-40 | | 4.6.2 | Unit Selection | . 4-46 | | 4.6.3 | Seek Control Function | . 4-48 | | 4.6.3.1 | | . 4-50 | | | Return To Zero Mode | . 4-55 | B03P-4580-0100A...B viii | 4.6.3.3 | Direct Seek Mode | 4-57 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 4.6.3.4 | Retract Mode | 4-62 | | 4.6.4 | Servo Circuit Function | 4-62 | | 4.6.4.1 | Position Sensing | 4-62 | | 4.6.4.2 | Direct Seek Control Circuit | 4-68 | | 4.6.4.3 | Initial Seek/Return To Zero Servo Control | 4-71 | | 4.6.4.4 | Linear Mode Servo Control | 4-74 | | 4.6.4.5 | Retract Servo Control | 4-76 | | 4.6.5 | Index/Sector/Guard Band Generate Function | | | 4.6.5.1 | Missing Detect | 4-78 | | 4.6.5.2 | Sector Generator | | | 4.6.6 | Head Selection | | | 4.6.7 | Read/Write Function | | | 4.6.7.1 | Read/Write Basic Principles | | | 4.6 7.2 | Write Operation | | | 4.6.7.3 | Write Compensation and MFM Coding | | | 4.6.7.4 | Read Operation | | | 4.6.7.5 | PLO/VFO | | | 4.6.8 | Fault and Error Detection | | | 4.6.8.1 | General | | | 4.6.8.2 | Device Check Register | | | 4.6.8.3 | Seek Check Latch | | | 5. | TROUBLE SHOOTING GUIDE | 5-1 | | 5.1 | INTRODUCTION | 5-1 | | 5.2 | ERROR STATUS | 5-1 | | 5.3 | TROUBLE SHOOTING SYMBOL | 5-3 | | 5.4 | TROUBLE SHOOTING FLOW CHART | 5-3 | | | | | | 6. | MAINTENANCE | G 1 | | | MAINTENANCE | 6-1 | | 6.<br>6.1<br>6.2 | INTRODUCTION | 6-1 | | 6.1<br>6.2 | GENERAL PRECAUTION | 6-1<br>6-1 | | 6.1<br>6.2<br>6.2.1 | INTRODUCTION GENERAL PRECAUTION Power On/Off | 6-1<br>6-1<br>6-1 | | 6.1<br>6.2<br>6.2.1<br>6.2.2 | INTRODUCTION | 6-1<br>6-1<br>6-1<br>6-1 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement | 6-1<br>6-1<br>6-1<br>6-1 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others | 6-1<br>6-1<br>6-1<br>6-1<br>6-1 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1 | | | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4<br>6.5 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4<br>6.5<br>6.5.1 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4<br>6.5<br>6.5.1<br>6.5.2 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4<br>6.5<br>6.5.1<br>6.5.2<br>6.5.3 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4<br>6.5<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4<br>6.5.5<br>6.5.5<br>6.5.6<br>6.5.7 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-7 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4<br>6.5<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4<br>6.5.5<br>6.5.5 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-7<br>6-8 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4<br>6.5.5<br>6.5.5<br>6.5.7<br>6.5.8<br>6.6 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.5<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4<br>6.5.5<br>6.5.5<br>6.5.7<br>6.5.8<br>6.6<br>6.6.1 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB Assembly Arrangement | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9<br>6-10 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.4<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4<br>6.5.5<br>6.5.6<br>6.5.7<br>6.5.8<br>6.6.6<br>6.6.1<br>6.6.2 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB Assembly Arrangement Test Point Arrangement on the PCB | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9<br>6-10<br>6-11 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4<br>6.5.5<br>6.5.5<br>6.5.7<br>6.5.8<br>6.6.1<br>6.6.2<br>6.6.3 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB Assembly Arrangement Test Point Arrangement on the PCB Adjustment after PCB Replacement | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9<br>6-10<br>6-11<br>6-11 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.5<br>6.5.5<br>6.5.6<br>6.5.7<br>6.6.5.8<br>6.6.1<br>6.6.2<br>6.6.3 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB Assembly Arrangement Test Point Arrangement on the PCB Adjustment after PCB Replacement Position Signal Adjustment | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9<br>6-10<br>6-11<br>6-11<br>6-11 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.3<br>6.5.1<br>6.5.2<br>6.5.3<br>6.5.4<br>6.5.5<br>6.5.6<br>6.5.7<br>6.6.3<br>6.6.3<br>6.6.3.1<br>6.6.3.2 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB Assembly Arrangement Test Point Arrangement on the PCB Adjustment after PCB Replacement Position Signal Adjustment Overshoot Adjustment | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9<br>6-10<br>6-11<br>6-11<br>6-11<br>6-19 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.5<br>6.5.1<br>6.5.5<br>6.5.5<br>6.5.5<br>6.5.7<br>6.6.3<br>6.6.3<br>6.6.3<br>6.6.3<br>6.6.3 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB Assembly Arrangement Test Point Arrangement on the PCB Adjustment after PCB Replacement Position Signal Adjustment Overshoot Adjustment Positioning Time Adjustment | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9<br>6-10<br>6-11<br>6-11<br>6-11<br>6-11<br>6-20<br>6-20<br>6-21 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.5<br>6.5.1<br>6.5.5<br>6.5.5<br>6.5.5<br>6.5.7<br>6.6.5.7<br>6.6.3<br>6.6.3.1<br>6.6.3.3<br>6.6.3.4 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB ASSEMBLY Arrangement Test Point Arrangement on the PCB Adjustment after PCB Replacement Position Signal Adjustment Overshoot Adjustment Positioning Time Adjustment Mount Direction | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9<br>6-11<br>6-11<br>6-11<br>6-11<br>6-11<br>6-20<br>6-21<br>6-22 | | 6.1<br>6.2<br>6.2.1<br>6.2.2<br>6.2.3<br>6.2.4<br>6.5.1<br>6.5.5.3<br>6.5.5.4<br>6.5.5.6<br>6.5.5.7<br>6.6.3.1<br>6.6.3.3<br>6.6.3.3<br>6.6.3.3<br>6.6.3.5 | INTRODUCTION GENERAL PRECAUTION Power On/Off PCB Assembly and Connector Removal Parts Replacement Others MAINTENANCE TOOLS AND EQUPMENT PREVENTIVE MAINTENANCE MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT Disk Enclosure Spindle Drive Motor Motor Pulley Replacement Belt Replacement Spindle Grounding Plate Speed Transducer Blower Replacement Brake Relay Replacement PCB ASSEMBLY REPLACEMENT/ADJUSTMENT PCB Assembly Arrangement Test Point Arrangement on the PCB Adjustment after PCB Replacement Position Signal Adjustment Overshoot Adjustment Positioning Time Adjustment | 6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-1<br>6-3<br>6-4<br>6-7<br>6-8<br>6-9<br>6-11<br>6-11<br>6-11<br>6-11<br>6-11<br>6-20<br>6-21<br>6-22 | B03P - 4580 - 0100A...C | 6.6.3.7 | Device Type (optional) | | |----------------|---------------------------------------|------------| | 6.6.3.8 | Sector Mode | | | 6.6.3.9 | Tag 4/5 Enable | | | 6.6.4 | Electrical Check and Adjustment | | | 6.6.4.1 | RQVM/RQWM PCB | | | 6.6.4.2 | SDIM PCB | | | 6.6.4.3 | CMIM PCB | | | 6.6.4.4 | VOFM PCB | | | 6.6.4.5 | CMKM PCB | | | 6.6.5 | Electrical Measurement | | | 6.6.5.1 | Read Output Measurement | | | 6.6.5.2 | Timing Margin Measurement | 6-35 | | 7. | SPARE PARTS LIST | 7-1 | | 7.1 | SPARE PARTS LIST | 7-1 | | 8. | IC DETAIL | 8-1 | | o.<br>8.1 | INTRODUCTION | 8-1 | | 6. i<br>8.2 | LOGIC CONVENTIONS AND SYMBOLOGY | | | 8.2.1 | TTL Logic | | | 8.2.2 | ECL Logic | | | 8.2.3 | Logic Symbology | | | 8.3 | IC INTERCHANGEABILITY GUIDE | | | 8.3.1 | TTL IC Interchangeability | | | 8.3.2 | ECL IC Interchangeability | | | 8.3.3 | Linear IC Interchangeability | | | 8.3.4 | FUJITSU Analog Master Slice | 8-7 | | 8.4 | IC DETAIL | | | 8.4.1 | TTL Detail | | | 8.4.2 | ECL Detail | | | 8.4.3 | Linear IC Detail | | | 8.4.4 | FUJITSU Analog Master Slice IC Detail | | | 9. | PARTS LIST | | | 9.<br>9.1 | | | | 9.1<br>9.2 | ASSEMBLY DRAWINGS | | | 9.2<br>9.2.1 | LIST | | | 9.2.1<br>9.2.2 | Index No | | | 9.2.2<br>9.2.3 | Composition & Quantity | | | 9.2.3<br>9.2.4 | Specification | | | 9.2.4<br>9.3 | Description | 9-1<br>9-1 | | | EXAMPLE | | | 10 | SCHEMATICS | 10-1 | ## Illustrations хi | <b>FIGURE</b> | | Page | |----------------------------|---------------------------------------------|------| | 1-2-1 | +24V Load Current Waveform | 1-3 | | 1-3-1 | Basic Configuration | 1-5 | | 1-3-2 | Block Diagram | 1-6 | | 2-3-1 | Operator Panel | | | 2-3-2 | Maintenance Aid Display and Switches | 2-1 | | 2-4-1 | Optional Power Supply Unit | 2-2 | | | | | | 3-2-1 | Exterior View and Construction of Carton | 3-2 | | 3-4-1 | 19" Rack Mount Installation | 3-4 | | 3-4-2 | An Example of Vertical Mount Installation | | | 3-4-3 | Mounting Fixture | 3-6 | | 344 | Releasing Spindle Lock | | | 3-4-5 | Actuator Lock | 3-7 | | 346 | Motor Lock and Release | 3-8 | | 3-4-7 | Frequency and Pulley Position | | | 3-5-1 | Power Cables | | | 3-5-2 | AC Input Select | | | 3-5-3 | +24V DC Select | | | 3-5-4 | Power Cable Connection | | | 3-5-5 | Interface Cabling | | | 3-5-6 | System Interface Cabling | | | 3-5-7 | Ground Terminal on the Unit | | | 3-5-8<br>3-5-9 | System Grounding | 3-18 | | | Mount Direction | | | 4-2-1 | Disk Enclosure | 4-1 | | 4-2-2 | Spindle Assembly | 4-2 | | 4-2-3 | Disk Spindle Motor and Brake | 4-3 | | 4-2-4 | Actuator Arm Assembly | 4-4 | | 4-2-5 | Air Circulation inside DE | 4-5 | | 4-2-6 | Sub Frame | 4-6 | | 4-2-7 | Cooling | 4-6 | | 4-3-1 | Read/Write Head | 4-7 | | 4-3-2 | Tapered Flat Slider | 4-9 | | 4-3-3 | Servo Track Configuration | 4-9 | | 4-3-4 | Servo Signals | 4-11 | | 4-3-5 | On-Track Servo Signal | 4-12 | | 4-3-6 | • • • • • • • • • • • • • • • • • • • • | 4-13 | | 4-5-1 | Interface Cabling | 4-19 | | 4-5-2<br>4-5-3 | Storage Addressing M2282/M2286 | 4-21 | | 4-5-3<br>4-5-4 | Storage Addressing M2283/M2287 | 4-22 | | 4-5 <del>-4</del><br>4-5-5 | Storage Addressing M2284/M2288 | 4-22 | | 4-5-5<br>4-5-6 | Unit Select Timing | 4-27 | | 4-5-0<br>4-5-7 | Seek Timing | 4-27 | | 4-5- <i>/</i><br>4-5-8 | RTZ Timing | 4-28 | | 4-5-8<br>4-5-9 | Zero Track Seek Timing | 4-28 | | 4-5-9<br>4-5-10 | Head Addressing | 4-29 | | 4-5-10<br>4-5-11 | Addressing for Fixed Area | 4-29 | | 4-5-11<br>4-5-12 | Addressing for Access Area | 4-30 | | 4-5-12<br>4-5-13 | Fixed Head Addressing During Seek Operation | 4-30 | | 4-5-13<br>4-5-14 | Index and Sector Timing | 4-31 | | 7-0-14 | Write Data and Write Clock Timing | 4-31 | B03P-4580-0100A...B | -5-15 | 1F Read Clock and Read Data Timing | 4-32 | |-----------------|-------------------------------------------------|--------| | -5-16 | Channel Ready Timing | 4-32 | | -5-17 | Format Write Timing | 4-32 | | -5-18 | Write Data Timing | 4-33 | | I-5-19 | Read Data Timing | 4-33 | | I-5-20 | Head Address Change at the Last Gap | 4-34 | | I-5-21 | AM Detection | 4-34 | | I-5 <b>-</b> 22 | AM Write | 4-35 | | 1-5-23 | Tag 4/5 Timing | | | 1-5-24 | Fault Clear Timing | 4-35 | | 1-5-25 | Offset Timing | | | 1-5-26 | Balanced Transmission of B-cable | | | 1-5-27 | Balanced Transmission of A-cable | | | 1-5-28 | Balanced Transmission Level | | | 1-5-29 | I/O Connectors | 4-40 | | 1-6-1 | Start/Stop Block Diagram | 4-42 | | 1-6-2 | Start/Stop Timing Chart | 4-43 | | 4-6-3 | Start Sequence Flow Chart | 4-44 | | 4-6-4 | Stop Sequence Flow Chart | 4-45 | | 4-6-5 | Unit Selection Block Diagram | 4-47 | | 4-6-6 | Seek Control Block Diagram | 4-49 | | 4-6-7 | Go To Zero Flow Chart | 4-51 | | 4-6-8 | Initial Seek Timing Chart | 4-54 | | 4-6-9 | Return to Zero Timing Chart | 4-56 | | 4-6-10 | Direct Seek Flow Chart | 4-58 | | 4-6-11 | Direct Seek Timing Chart | 4-61 | | 4-6-12 | Position Sensing Block Diagram | 4-63 | | 4-6-13 | Position Sensing Waveform (1) | 4-64 | | 4-6-14 | Position Sensing Waveform (2) | 4-65 | | 4-6-15 | Position Sensing Waveform (3) | 4-66 | | 4-6-16 | Position Sensing Waveform (4) | 4-67 | | 4-6-17 | Direct Seek Servo Block Diagram | 4-69 | | 4-6-18 | Direct Seek Servo Waveform | . 4-70 | | 4-6-19 | Initial Seek/RTZ Servo Block Diagram | . 4-72 | | 4-6-20 | Initial Seek Servo Waveform | . 4-73 | | 4-6-21 | RTZ Servo Waveform | . 4-74 | | 4-6-22 | Linear Mode Servo Control Block Diagram | 4-75 | | 4-6-23 | Retract Servo Control Block Diagram | 4-77 | | 4-6-24 | Missing Detect Block Diagram | | | 4-6-25 | Index Detect Timing Chart | | | 4-6-26 | Guard Band Pattern Detect Timing Chart | | | 4-6-27 | Sector Generating Block Diagram | | | 4-6-28 | Sector Generating Timing Chart | | | 4-6-29 | Head Select Block Diagram (1) | | | 4-6-30 | Head Select Block Diagram (2) | | | 4-6-31 | Data Write | | | 4-6-32 | Data Read | | | 4-6-33 | MFM Coding | . 4-89 | | 4-6-34 | Write Operation Block Diagram | . 4-91 | | 4-6-35 | Write Compensation and MFM Coding Block Diagram | . 4-93 | | 4-6-36 | Write Compensation and MFM Coding Timing Chart | . 4-94 | | 4-6-37 | Write Compensation Shift | . 4-95 | | 4-6-38 | Read/Write Bus Switch | . 4-96 | | 4-6-39 | AGC Squelch Function | . 4-97 | | 4-6-40 | AM Search on Read Signal | . 4-97 | | 4-6-41 | Analog Read Data Block Diagram | 4-99 | | 4-6-42<br>4-6-43<br>4-6-45<br>4-6-45<br>4-6-47<br>4-6-49<br>4-6-50<br>4-6-51<br>4-6-52<br>4-6-53<br>4-6-54<br>4-6-55 | Read Data Analog to Digital Block Diagram Read Data Analog to Digital Timing PLO/VFO Block Diagram PLO Circuit Block Diagram Phase Locked Timing PLO Phase Lead Timing PLO Phase Lag Timing CLK1/CLK2 Generation Timing VFO and Data Separator Block Diagram VFO and Data Separator Timing Chart VFO Control During Initial/Retract Operation VFO Control During RTZ Operation VFO Control Block Diagram VFO Control Block Diagram VFO Control During RTZ Operation | 4-101<br>4-103<br>4-104<br>4-105<br>4-106<br>4-107<br>4-109<br>4-110<br>4-112<br>4-112<br>4-113 | |----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | 54-1<br>54-2<br>54-3<br>5-4-4<br>5-4-5 | Not Ready Flow Chart | 5-4<br>5-10<br>5-16<br>5-23 | | 6-5-1<br>6-5-2<br>6-5-3<br>6-5-4<br>6-5-5<br>6-5-6<br>6-5-7<br>6-5-8 | Disk Enclosure Replacement DE Installation Disk Drive Motor Replacement Motor Pulley Replacement Belt Tension Adjustment Pulley Label Belt Replacement Spindle Grounding Plate Replacement and Adjustment | 6-3<br>6-3<br>6-5<br>6-6<br>6-6<br>6-7 | | 6-5-9<br>6-5-10<br>6-5-11<br>6-6-1<br>6-6-2<br>6-6-3 | Speed Transducer | 6-9<br>6-10<br>6-10<br>6-11<br>6-13 | | 6-6-4<br>6-6-5<br>6-6-6<br>6-6-7<br>6-6-8 | CMIM PCB Test Points VOFM PCB Test Points CMKM PCB Test Points Position Signal Adjustment Overshoot Adjustment Positioning Time Adjustment | 6-17<br>6-18<br>6-20<br>6-21<br>6-22 | | 6-6-9<br>6-6-10<br>6-6-11<br>6-6-12<br>6-6-13<br>6-6-14 | Mount Direction | 6-26<br>6-27<br>6-27<br>6-28 | | 6-6-15<br>6-6-16<br>6-6-17<br>6-6-18<br>6-6-19<br>6-6-20 | VFOSS Adjustment 1 | 6-30<br>6-30<br>6-31 | | 6-6-21<br>6-6-22<br>6-6-23<br>6-6-24<br>6-6-25 | VFO Frequenccy Adjustment | 6-32<br>6-33<br>6-33 | | 6-6-26 | Timing Margin Measurement | 6-36 | |--------|-------------------------------------------|------| | 8-2-1 | TTL Medium Speed IC Level | 8-1 | | 8-2-2 | TTL Super High Speed IC Level | 8-2 | | 8-2-3 | TTL Medium Low Power Consumption IC Level | 8-2 | | 8-2-4 | ECL logic Level | 8-3 | | 9-1 | Part List Example | 9-2 | | 9-2 | Fixed Disk Unit | 9-4 | | 9-3 | Sub-frame Unit | 9-6 | | 9-4 | Gate Unit | 9-9 | ## **Tables** | TABLE | | Page | |------------------|----------------------------------------|--------------| | 1-2-1 | Basic Specifications | 1-2 | | 1-2-2 | Fixed Head Option Specifications | 1-2 | | 1-2-3 | Physical Specifications | 1-2 | | 1-2-4 | AC Power Source Specifications | 1-3 | | 1-2-5 | DC Power Source Specifications | 1-3 | | 1-2-6 | Data Recording Specifications | 1-4 | | 1-3-1 | Options List | 1-7 | | 2-3-1 | Maintenance Aid Display Conditions | | | 3-5-1 | Power Cables | | | 3-5-2 | Power Control Connector | 3-11 | | 3-5-3 | Power Cable List | | | 3-5-4 | Disk Addressing | 3-18 | | 3-5-5 | Sector Mode | 3-19 | | 3-5-6 | Tag 4/5 Enable | | | 3-5-7 | Sector Counting Keys | | | 3-5-8 | Commonly Used Sector Configuration | 3-21 | | 4-3-1 | Index/IGB2/IGB1/OGB Patterns | | | 4-5-1 | Tag/Bus Lines | | | 4-5-2 | Status Lines Determined by Tag 4/5 | 4.20 | | 4-5-3 | Device Type Code | 4.26 | | 4-5-4 | SN75107 Truth Table | 4.38 | | 4-5-5 | A Cable Pin Assignment | 4.39 | | 4-5-6 | B Cable Pin Assignment | 4-39 | | 4-6-1 | Write Compensation and MFM Truth Table | 4-95 | | 5-2-1 | Error Status | 5_1 | | 5-2-2 | Maintenance Aid Display | 5-1<br>5-2 | | 5-2-3 | Error Code | 5-2 | | 5-3-1 | Symbol of Flow Chart | 5-3 | | 6-3-1 | Maintenance Tools and Equipment | | | 6-6-1 | PCB Arrangement | 0-1<br>6 1 1 | | 6-6-2 | RQVM/RQWM PCB Test Points | 0-11<br>6-12 | | 6-6-3 | RQVM/RQWM Potentiometer Function | 6-12<br>6-19 | | 6-6-4 | SDIM PCB Test Points | 6-13 | | 6-6-5 | SDIM Potentiometer Function | 6-14 | | 6-6-6 | SDIM Switch Function | 6-14 | | 6-6-7 | CMIM Check Terminal | 6-15 | | 6-6-8 | CMIM Test Points | 6-15 | | 6-6-9 | CMIM Potentiometer Function | 6-16 | | 6-6-10 | VOFM Check Terminals | 6-17 | | 6-6-11 | VOFM Potentiometer/Switch Function | 6-18 | | 6-6-12 | CMKM Test Points | 6-19 | | 6-6-13<br>6-6-14 | CMKM Potentiometer/Switch Function | 6-19 | | 3-6-14<br>3-6-15 | Sector Selection Key | 6-23 | | 6-6-16 | Sector Selection | 6-24 | | 3-6-10<br>3-6-17 | Disk Address | 6-26 | | 5-6-18 | Device Type (Optional) | 6-26 | | 6-6-19 | Sector Mode | 2-27 | | 6-6-20 | PLOI Adjustment | 0-28 | | | | | | - 1 | Spare Parts List | 7_1 | B03P-4580-0100A...B | 8-3-1 | TTL Interchangeability 8-6 | |---------------|----------------------------------| | 8-3-2 | ECL IC Interchangeability 8-6 | | B-3-3 | Linear IC Interchangeability 8-7 | | B-3 <b>-4</b> | Fujitsu Analog M/S IC 8-7 | | 9-1 | Part List Example9-3 | | 9-2 | Fixed Disk Unit 9-5 | | 9-3 | Sub-Frame Unit 9-7 | | 9-4 | Gate Unit 9-10 | # Section 1 **General Description** #### 1. GENERAL DESCRIPTION #### 1.1 GENERAL DESCRIPTION #### 1.1.1 General Description The M228X series Fixed Disk Unit is a high performance, random access storage device. The M228X is a series of models having storage capacities of 67.4MB, 84.7MB, 134.8MB, and 168.5MB, each with an optional fixed head capacity of 655.4KB additional storage. The basic components of these units are Disk Enclosure, spindle drive motor and brake, read/write PCB, driver/receiver interface circuitry and function-related logic PCB's. The Disk Enclosure (DE) consists of Contact Start/Stop (CSS) heads and media, rotary actuator linear motor and filters all contained in a sealed cover. The M228X series has attained performances equal to those of large storage units in a small, low price package. The M228X FDU contains a standard SMD interface, thereby allowing the drives to be added to an existing disk configuration allowing substantial savings over removable media drives. By standardizing on this interface, development time for controllers and software will be substantially reduced. The M228X series may be mounted horizontally or vertically. They are designed to be mounted in a standard 19 inch rack or built into a system cabinet. Up to eight drives can be daisy-chained together. #### 1.1.2 Features - (1) High reliability - (a) Sealed air recirculation system continuously cleans the air within the DE, thus eliminating the need for preventive maintenance. - (b) Contact start/stop type heads and media developed by the most up-todate technology are employed, thus eliminating head loading and other mechanisms that could reduce reliability. - (c) Rotary-type actuator reduces unit size, power consumption and heat dissipation. - (d) The electrical components mounted in the disk enclosure have been reduced to a minimum. - (e) A head IC (HIC) is mounted near each data and servo head. The HIC improves the signal-to-noise ratio for increased data integrity. - (2) Expandability A complete series of models having file capacities of 67.4MB/84.7MB/134.8MB/168.5MB is available. The required file configuration can be enhanced by combining with optional fixed heads for an additional capacity of 655.4KB. File capacity can be easily changed by removing three nuts holding the Disk Enclosure and installing a different capacity DE. The power supply (option) is compatible with all M228X models. - (3) Maintainability - Routine preventive maintenance is unnecessary. - (4) Compact, Light Weight These units can be mounted in a standard 19 inch rack in 6 pitches. The weight of the unit, excluding the optional front panel (front panel and slide rails: 8kg) ranges from a minimum of approximately 35kg for the M2282 to a maximum of approximately 40kg for the M2288. (5) Vertical Mount Capability FDU may be installed in a vertical direction to be built into a system. B03P-4580-0100A...B #### 1.2 SPECIFICATIONS #### 1.2.1 Basic Specifications These units have the following basic specifications: **Table 1-2-1 Basic Specifications** | Model | Fixed-head storage capacity | Access-head storage capacity | | |-------|-----------------------------|------------------------------|--| | M2282 | None | 67.4MB | | | M2280 | None | 84.2MB | | | M2283 | None | 134.8MB | | | M2284 | None | 168.5MB | | The models with optional fixed-heads have the following specifications: Table 1-2-2 Fixed-head option specifications | Model | Fixed-head storage capacity | Access-head storage capacity | | |-------|-----------------------------|------------------------------|--| | M2286 | 655KB | 67.4MB | | | M2289 | 655KB | 84.2MB | | | M2287 | 655KB | 134.8MB | | | M2288 | 655KB | 168.5MB | | #### 1.2.2 Physical Specifications **Table 1-2-3 Physical Specifications** | Item | Condition | Specification | |-------------|-----------------------------|-----------------------------------| | Dimension | Height | 250mm (9.84 in) | | | Width | 416mm (16.38 in) | | | Depth | 650mm (25.59 in) | | Weight* | Minimum unit weight (M2282) | Approx 35kg (77 lbs) | | Weight* | Maximum unit weight (M2288) | Approx 40kg (88 lbs) | | Temperature | Operating | 41°F ~ 104°F | | | | 5°C ~ 40°C | | | Non-operating | -40° F ~ 140° F | | } | | -40°C ~ 60°C | | | Gradient | ±27° F/hour max. | | | | ±15° C/hour max. | | Humidity | Operating | 20% ~ 80% RH | | | Non-operating | 5% ~ 95% RH | | | - | (No condensation) | | Dust | | 0.168 mg/m³ max | | | | (Stearic acid standard) | | Vibration | Operating | 0.2G max (5Hz ~ 50Hz) | | Resistance | | 1G max (50Hz ~ 500Hz) | | | Non-operating | 3G max (when locked for shipment) | | Altitude | Operating | 10,000 feet | | | Non-operating | 40,000 feet | <sup>\*</sup> Note: The front panel assembly is excluded in the table. 1-2 B03P-4580-0100A...B #### 1.2.3 Power Source Specifications #### (1) AC Power Requirement **Table 1-2-4 AC Power Source Specifications** | Voltag | Voltage | | ency | Running Current | Starting Current | | |---------|--------------|---------|------------|-----------------|------------------|--| | 100V | ±10% | 50/60Hz | +1%<br>-3% | 2.5 A max | 8 A max | | | 115V | +15%<br>-10% | 60Hz | ±1% | 3.0 A max | 9.5 A max | | | AC220V | +22V<br>-25V | 50Hz | +1% | 2.0 A | 5 A max* | | | AC 240V | +24V<br>-27V | | -2% | | | | Note \*: Starting current is specified at AC input of optional power supply unit (B14L-5100-0030A). #### (2) DC Power Requirement **Table 1-2-5 DC Power Source Specifications** | Voltage | Running Current | | |-------------|-----------------|--| | +5 V ± 5% | 5.5 A max | | | +12 V ± 5% | 0.6 A max | | | -12 V ± 5% | 2.2 A max | | | +24 V ± 20% | 3.8 A max* | | <sup>\* +24</sup>V Load Current (Worst Case) Figure 1-2-1 +24V Load Current Waveform B03P-4580-0100A ...B #### 1.2.4 Data Recording Specifications Table 1-2-6 Data Recording Specifications | | | Specification | | | | |------------------------------|--------------|-----------------|-----------------|-----------------|----------------| | Item | | M2282 | M2280 | M2283 | M2284 | | Storage capacity | Access-heads | 67.4 MB | 84.2 MB | 134,8 MB | 168.5 MB | | (unformatted) | *Fixed-heads | 655.4 KB | 655,4 KB | 655.4 KB | 655.4 KB | | | Access-heads | 808 (+15 spare) | 808 (+15 spare) | 808 (+15 spare) | 808 (+15 spare | | No. of cylinders | *Fixed-heads | 4 | 4 | 4 | 4 | | Tracks per | Access-heads | 4 | 5 | 8 | 10 | | cylinder | *Fixed-heads | 8 | 8 | 8 | 8 | | Capacity per track | | 20,480 Bytes | | | | | One-track position | ning time | 6 mS | | | | | Average positioning | ng time | 27 mS | | | | | Maximum position | ning time | 55 mS | | | | | Rotational speed | | 2,964 RPM ± 4% | | | | | Average latency ti | me | 10.12 mS | | | | | Recording density | | 6,580 BPI | | | | | Track density | | 680 TPI | | | | | Transfer rate | | 1,012 KB/S | | | | | Recording method | i | MFM | | | | | Interface data | | NRZ | | | | | Starting time | | 40 sec | | | | | Stopping time | | 30 sec | | | | | Capacity in 64-sector format | | 53.9 MB | 67.4 MB | 107.8 MB | 134.8 MB | <sup>\*</sup>Notes: Fixed-heads are optional. #### 1.3 CONFIGURATION #### 1.3.1 Basic Configuration The basic configuration of this unit is given in Figure 1-3-1 and its block diagram is given in Figure 1-3-2. (XXX) indicates measurement with front panel and slides option. \*M2282, M2286 Two disks in DE M2280, M2289 Two disks in DE M2283, M2287 Three disks in DE M2284, M2288 Three disks in DE Figure 1-3-1 Basic Configuration B03P-4580-0100A...B #### **1.3.2** Option Table 1-3-1 Options List | Name | Specification | Remarks | |--------------------------------|-----------------|--------------------------| | Power supply | B14L-0300-0018A | Connector type 100V/115V | | Power supply | B14L-5100-0030A | Connector type 220V/240V | | Operator Panel and Slide rails | B03B-4540-E350A | 19" rack mount type | | Rubber shock mount | B30L-1920-0002A | Built-in type (vertical) | | Cable * | B660-1065-T006A | Interface cable "A" | | Cable ** | B660-1065-T008A | Interface cable "B" | | Terminator A | B16B-4870-0010A | A cable line terminator | Notes: \* Cable length ( $\ell$ ) can be specified from 1m to 30m in 20 inch increments. Example: B660-1065-T008A#L3R503 (for 3.5m) -3.50 x 10<sup>3</sup> mm <sup>\*\*</sup> Cable length ( $\ell$ ) can be specified from 1m to 5m in 500mm increments. # Section 2 Operation #### 2. OPERATION #### 2.1 GENERAL DESCRIPTION The M228X Fixed Disk Unit can be mounted in a 19 inch rack or built into a system cabinet. An operator panel (with slide rails) is available as an option. The GBGM Printed-Circuit-Board (PCB Chassis) of the M228X Fixed Disk Unit is equipped with Maintenance Aid LED's, Device Check Clear switch and File Protect switch. Powering up/down and the functions of the control panel indicators (LED) and switches will be described in this section. The optional operator panel will be described as well as the functions of the LED's and switches. #### 2.2 POWERING UP/DOWN The M228X Fixed Disk Unit is not equipped with a power ON/OFF switch. Therefore, powering up/down of the Fixed Disk Unit is usually performed by a powering up/down of the system. However, when the disk unit is equippped with an optional power supply, powering up/down may be performed by turning the power switch ON and OFF in Local mode at the power supply or by sending Pick/Hold signals from the control unit with the power supply in Remote mode. #### 2.3 CONTROL AND INDICATORS #### 2.3.1 Operator Panel (option) The operator panel (front panel) is optional, however, an example will be given and the functions of the LED's and switches will be described here. Figure 2-3-1 Operator Panel - (1) POW (power) indicator: Red - This LED lights up when the power is turned on. - (2) RDY (Ready) indicator: Red This LED indicates the initial seek has been performed or indicates the termination of a Seek or RTZ operation. (3) CHK (Check) Indicator: Red This LED indicates any fault condition. (4) PTCT (Protect) indicator: Red This LED indicates that writing is inhibited. (5) PROTECT switch: White This key inhibits the write operation. (6) CHK CLR (Check Clear) switch: Gray (flat key) This key resets a Device Check status. #### 2.3.2 PCB CHASSIS The unit contains a PCB chassis with Maintenance Aid Display (LED's), a Device Check Clear switch and File-protect switch. Figure 2-3-2 Maintenance Aid Display and Switches - (1) CKCLR (Check Clear) switch: (momentary) - This switch resets a Device Check status. - (2) FPT (File Protect) switch This switch inhibits the write operation. When an optional operator panel is installed on the unit, this switch should be in the OFF position. - (3) TG1, 2 (Status Tag 1, 2) LED's: Red - Two LED's indicate four basic disk conditions in binary coded decimal, which are Not-Ready status, Device-Check status, Unit status and Seek-Check status. - (4) ST0 to ST5 (Status 0 to 5) LED's: Red - Six status conditions are displayed for each Status Tag 1 and 2 combination as shown in Table 2-3-1. **Table 2-3-1 Maintenance Aid Display Conditions** | TG | Tag Decode 0 | Tag Decode 1 | Tag Decode 2 | Tag Decode 3 Seek Check | | |----|-------------------------|--------------------|-------------------------|---------------------------|--| | ST | Not Ready | Device Check | Unit Status | | | | 0 | Power Ready | Control Check 1 | Unit Selected | RTZ or Seek Timeout | | | 1 | Channel Ready | Control Check 2 | Fixed Sector<br>Mode | Seek Guard Band | | | 2 | Speed OK | Read/Write Check 1 | On Cylinder | Linear Mode Guard Band | | | 3 | Start 1 | Read/Write Check 2 | File Protected | RTZ Outer Guard Band | | | 4 | Start 2 | Read/Write Check 3 | Busy | Over Track Crossing Pulse | | | 5 | Initial Seek<br>Timeout | Read/Write Check 4 | Access Head<br>Selected | Illegal Cylinder | | - (1) Not Ready Status - (a) Power Ready Indicates that +5V, ±12V DC power is up to nominal voltage. (b) Channel Ready Indicates the Channel Ready signal is true. (c) Speed OK Indicates that the rotational speed is up to 2,370 RPM (80%). (d) Start 1 Indicates that the Start Counter has output the GBENB (Guard Band Enable) signal. (e) Start 2 Indicates that the Start Counter has output the STARTP (Start Pulse) to initiate the Initial Seek sequence. (f) Initial Seek Time Out Indicates that the Initial Seek sequence was not accomplished within 640 ms after the STARTP signal. #### (2) Device Check Status (a) Control Check 1 Indicates that a read/write instruction was issued during Busy Status. (b) Control Check 2 Indicates that Write Gate was issued during a fault condition. (c) Read/Write Check 1 Indicates that Write Gate was issued during an off-track status or VCM-overheating has occured. (d) Read/Write Check 2 Indicates that write current to the data head did not flow during a write operation or that write current flows without a write gate command. (e) Read/Write Check 3 Indicates that Write Gate was issued during file-protected status. (f) Read/Write Check 4 Indicates that Read or Write Gate was issued during a multi-head-selected condition. #### (3) Unit Status (a) Unit Selected Indicates that the unit is selected. (b) Fixed Sector Mode Indicates the fixed sector mode is selected. (c) On Cylinder Indicates On Cylinder status. (d) File Protected Indicates Write-protected status. (e) Busy Indicates that the heads are in motion. (f) Access Head Selected Indicates that an access head is selected. #### (4) Seek Check Status (a) RTZ Time Out Indicates that an RTZ sequence was not terminated within 640 ms. (b) Seek Gurad Band Indicates that a Guard Band was detected during a direct seek operation. (c) Linear Mode Guard Band Indicates that a guard band was detected during a linear mode operation. (d) RTZ Outer Guard Band Indicates that an outer guard band was detected during an RTZ operation. (e) Over Track Crossing Pulse Indicates that the head overshot the new cylinder address during settling time (2.5ms). (f) Over Cylinder Indicates that an illegal cylinder address (823<CYL<895) was specified by the control unit. #### 2.4 OPTIONAL POWER SUPPLY UNIT The two types of optional power supply unit are provided with FDU M228X for USA and European versions. Refer to Table 1-3-1. The front view of the power supply unit is shown in Figure 2-4-1. (1) Main line switch (SW1) This switch controls application of site AC power to the power supply unit. Turning on the switch applies power to fans, disk drive motor and DC power supply. (2) Remote/local switch This switch controls whether drive can be powered up from the power supply unit (Local mode), or the control unit through the FDU M228X (Remote mode). In the Local mode, the power is applied to the disk drive when the Main Line Switch (SW1) is turned on. In the Remote mode, AC power to a fan, +5V DC and $\pm 12V$ DC are supplied to the unit by turning on SW1 and then disk drive motor power and +24V DC are supplied when Pick/Hold signals from the control unit is grounded. (3) Alarm lamp Alarm lamp indicates the following power malfunction has occurred on the power supply unit or the disk unit. (a) +5V DC: Over-current, Over-voltage and Non-voltage (b) ±12V DC: Over-current and Non-voltage (c) +24V DC: Fuse-blown (d) AC input: Over-current (e) Internal Fan: Thermal-switch (f) AC output to disk unit fan: Over-current (European version) (g) Disk unit fan: Thermal-switch (1) USA Version Power Supply Unit (2) European Version Power Supply Unit Figure 2-4-1 Optional Power Supply Unit # Section 3 **Installation** #### 3. INSTALLATION #### 3.1 GENERAL DESCRIPTION Unpacking, installation, and cabling of the unit when shipped separately, and work precautions when the unit is shipped as a system will be described in this section. #### 3.2 UNPACKING M228X units are shipped in a double construction carton. (An exterior view of the carton is shown in Figure 3-2-1). Store and open the carton on a flat surface. CAUTION: When the difference in the storage (or shipping) environment and the unpacking environment exceeds 20°C (36°F), the carton should be allowed to stand at the unpacking site for more than 3 hours prior to unpacking to avoid condensation. Move the unit slowly and carefully so that it is not subjected to shock. The outer carton is held in place with plastic securing clips which allow for reuse of the shipping container without damage due to tape or other adhesive materials. These plastic clips (4 on the top, 4 on the bottom) are removed by squeezing the two vertical pieces in the center. While squeezing, pull out from their retainers. The two vertical ribs are part of a hinged piece which when pivoted to a horizontal plane, allows for removal of the entire plastic clip. The clip is removed by pulling on the side tab. Remove only the 4 clips in the top portion of the outer carton. Retain these with the other parts of the shipping carton for future use. After removing the securing clips, remove the top portion of the outer carton. Next cut the foil liner (if present) and remove the tape from the inner carton. Fold back the flaps of this inner carton and remove the cushion material. Open the plastic bag and remove the drive by grasping under the subframe. Do NOT use the spindle motor, PCB chassis or disk enclosure for leverage in removing the drive. #### 3.3 VISUAL INSPECTION After unpacking the unit, visually inspect it as follows: - (a) Check for scratches, rust and soiling. - (b) Check for loose or missing parts and screws. - (c) Check that the printed circuit boards in the PCB Chassis are mounted in the correct position. - (d) Check that the specified parts, motor lock, spindle lock, and actuator lock are securely locked. B03P - 4580 - 0100A...C Figure 3-2-1 Exterior view and construction of carton (1) (When the unit without optional panel unit is shipped) Figure 3-2-1 Exterior view and construction of carton (2) (When the unit with optional panel unit is shipped) #### 3.4 INSTALLATION #### 3.4.1 Rack Mounting the M228X Mounting the M228X in a 19" rack requires the optional front panel assembly which includes bayonet slides. After the drive has been removed from the packing container and is situated in the installation area - (1) Remove the front panel by loosening the two top spring brackets - (2) Loosen the slide restraints (and remove the four "L" shipping brackets if present.) - (3) Move the outer two sections of each slide to the rear of the drive and remove them by depressing the spring catches. - (4) Fasten these outer sections of the slides to the cabinet utilizing the attached screws and nut bars. - (5) Position the drive in the outer slide sections and push it back into the cabinet until the spring catches engage. - (6) Proceed to Section 3.4.3. in order to undo the three shipping restraints. Dimension A Standard Rack: inside 450mm (17.72") outside 482.6mm (19") Dimension B USA Standard: 762mm (30") European Standard: 751mm Fig. 3-4-1 19" Rack mount Installation #### 3.4.2 Vertical Mount Installation The general installation procedure for a vertically-mounted unit is described below. - (1) Turn the unit over and place it on suitable cushioning material (the cushioning material on top of the inner carton of the shipping carton is provided for this purpose (see Figure 3-2-1)) so that the plastic cover of the disk enclosure is at the bottom. At this time, hold the unit by the aluminum casting so that excessive force is not applied to the motor and gate section or disk enclosure section. Be especially careful that shock and horizontal force are not applied to the unit when placing it onto the cushioning material with the plastic cover of the disk enclosure at the bottom. Refer to Figure 3-4-3. - (2) At this time, install the mounting fixture to the unit. (Tighten all the mounting screws on the unit from the top.) - (3) Mount the unit in the cabinet. - (4) After mounting, release the spindle lock (see paragraph 3.4.3), actuator lock (see paragraph 3.4.4) and motor lock (see paragraph 3.4.5). These locks must always be locked when moving the equipment. See paragraph 3.6. (This also applies to the 19 inch rack mount installation). Figure 3-4-3 Mounting Fixture #### 3.4.3 Unlocking Spindle The spindle is locked with a spindle lock so that it cannot rotate during shipment. The spindle lock is located at the bottom of the spindle, and locks the spindle pulley. When installing the unit, the spindle lock must be released by loosening screws A (two screws) shown in Figure 3-4-4. After unlocking, the spindle ground brush must be adjusted (see paragraph 6.5.5). (a) Spindle Locked Figure 3-4-4 Releasing Spindle Lock #### 3.4.4 Unlocking the Actuator If the actuator rotates when the disk is stopped, the heads and disks may be damaged. Therefore, the actuator is locked during shipment. After installing the unit, the actuator must be unlocked by rotating the stopper. The stopper can be unlocked by turning the knob at the bottom rear of the disk enclosure through the hole in the sub frame. B03P - 4580 - 0100A...C Fig. 3-4-5 Actuator lock #### 3.4.5 Unlocking the Motor The motor must be locked during shipment to prevent unhooking the belt by vibration of the spindle. The motor is locked by pushing the side cover of the motor pulley (cover covering the motor pulley section) against the motor pulley. The motor is unlocked by loosening the two screws "A" holding the motor cover to the rear of the unit and sliding the pulley cover fully to the Left (unlock) position. Then secure screws "A". (Figure 3-4-6) #### (a) Motor unlocked #### (b) Motor locked Fig. 3-4-6 Motor lock and release #### 3.4.6 50Hz/60Hz Exchange Check if the power line frequency is 50Hz or 60Hz, and confirm that the correct motor pulley is being used. The correct pulley diameter and belt position (50Hz/60Hz) are given on a label attached to the motor pulley cover (bottom side). The large diameter pulley is for 50Hz and the small diameter pulley is for 60Hz. (The label is illustrated in Figure 3-4-7.) When the power line frequency and the pulley mounted in the unit are different, the motor pulley must be changed and the belt tension adjusted as will be described in paragraph 6.5.3. #### **Tension Mark** | 50 H 60 H | Horizontal | |-----------|------------| | 50 V 60 V | Vertical | Fig. 3-4-7 Frequency and pulley position (label) #### 3.5 CABLING #### 3.5.1 Power Cable The power cable consists of an AC power supply "A" cable and a DC power supply "B" cable. The "A" cable supplies power to drive the spindle motor and brake, and blower motor, and the "B" cable supplies DC operating power to the logic and analog circuits. The power cable connections are given in Figure 3-5-1 and Table 3-5-1. (This figure is referred to when connectors are used.) Fig. 3-5-1 Power Cables **Table 3-5-1 Power Cables** | Cable | Pin<br>Assignment | Wire Mark | Voltage | AWG No. | Wire Color | Connector | |-------|-------------------|-----------|-------------|---------|--------------|-------------------------------------| | | 1 | AC-A1 | AC Input A1 | AWG 18 | White Orange | | | | 3 | AC-A2 | AC Input A2 | AWG 18 | White | Plug (AMP) | | | 4 | *AC-B1 | AC Input B1 | AWG 18 | White Orange | 1-480708-0 | | | 6 | *AC-B2 | AC Input B2 | AWG 18 | White | | | "A" | 5 | FG | FG | AWG 18 | Green | | | | 7 | ALM | ALARM | AWG 20 | Grey | Contact (AMP) | | | 9 | ALM | ALARM | AWG 20 | Yellow | 350550-2 | | | 10 | +24V | DC+24V | AWG 16 | Red | | | | 12 | 0∨ | 0V | AWG 16 | Black | | | | 5 | +5V | DC+5V | AWG 14 | Red | | | | 6 | ov | 0V | AWG 16 | Black | Plug (AMP) | | | 1 | +12V | DC+12V | AWG 18 | Red | 1-480710-0 | | | 2 | ov | ٥٧ | AWG 16 | Black | Contact (AMP) | | | 7 | -12V | DC-12V | AWG 18 | Blue | 350550-1 (3-6P)<br>350-551-3 (1.2P) | | İ | 8 | ov | ov | AWG 16 | Black | | \*Note: When AC input is 220V/240V, AC-B input should be nominal AC 100V. Table 3-5-2 Power Control Connector (CN1) | Pin<br>Assignment | Signal | Wire Color | AWG No. | Connector | |-------------------|----------|------------|---------|------------------------| | 1 | *RDY1 | Yellow | AWG 20 | | | 2 | *RDY2 | Yellow | AWG 20 | Plug (AMP) 1-480706-0 | | 3 | *RDY3 | Yellow | AWG 20 | | | 4 | Pick In | Black | AWG 20 | | | 5 | Hold | Black | AWG 20 | | | 6 | Pick Out | Black | AWG 20 | Contact (AMP) 350550-7 | | 7 | 0V | Yellow | AWG 20 | | | 8 | 0V | Yellow | AWG 20 | | The power cable "A" and "B" are furnished with the unit. "A" cable is for AC power and "B" cable is for DC power with the power Control connector. Table 3-5-3 Power Cable List | Description | Specification | |--------------------------------|-----------------| | "A" Power Cable with connector | B660-1055-T017A | | "B" Power Cable with connector | B660-1055-T018A | The cable length shall be specified in 1, 2, 3 and 4m lengths. Example: B660-1055-T017A#L3R003 $3.00 \times 10^3 \, \text{mm} = 3.0 \text{m}$ #### 3.5.2 Connecting with Optional Power Supply #### 3.5.2.1 AC Input Select (only for European Version) The optional power supply unit for USA version (B14L-0300-0018A) is operated under AC 115V nominal, and the power supply unit for European version can be operated under AC 220V or AC 240V, however, the latter must be selected by the transformer taps inside the unit according to site AC input. The setting AC voltage is labelled on the unit. AC voltage select procedure is as follows: - (1) Remove the side cover by loosening five screws as shown in Figure 3-5-2. After removal of the cover, the three tap-wires are visible. - (2) The warning label is stuck the inside of cover. If necessary, the following tap terminals must be connected according to site AC input after removing the isolation cover and tie-wrap. AC 220V Tap 1 and 2 AC 240V Tap 1 and 3 - (3) After AC input selection, isolate the terminal and tie-wrap them. - (4) Fix the side cover by fastening the five screws. Figure 3-5-2 AC Input Select #### 3.5.2.2 +24V DC Select Rear The optional power supply unit can output +24V DC or -32V DC, however, the FDU M228X can be operated only with +24V DC. Confirm that the +24V DC is selected by switch on the rear side as shown in Figure 3-5-3. Figure 3-5-3 +24V DC Select #### 3.5.2.3 Power Cable Connection The FDU M228X provides three power cables, AC cable, DC cable and Power Control cable. AC power connector (12P) is connected to PW1, DC power connector (15P) to PW2, and Power Control connector (9P) to CN18 respectively as shown in Figure 3-5-4. B03P - 4580 - 0100A...C Figure 3-5-4 Power Cable Connection # 3.5.2.4 DC Voltage Adjustment After connecting the power cables between FDU M228X and a power supply unit, adjust the each DC voltage on TRM2 terminal to $\pm 5V$ and $\pm 12V$ by specified potentiometers. ### 3.5.3 Interface Cabling The interface cabling consists of two cables, "A" and "B". Usually, cable "A" is connected to OM2 and cable "B" is connected to OM3 as shown in Figure 3-5-5. A Line Terminator is connected to OM1; however, in the daisy chain configuration, cable "A" is connected from OM2 to OM1 of the other unit and the Line Terminator is connected to OM1 of the last unit. Refer to Figure 3-5-6. The grounding wire of the Line Terminator must be connected to a signal ground TRM1-2. Fig. 3-5-5 Interface Cabling B03P - 4580 - 0100A...C Daisy-Chain-Cabled Configuration Figure 3-5-6 System Interface Cabling #### 3.5.4 System Grounding (1) The frame ground (FG) and signal ground (SG) within FDU are separated. If FG and SG connection is required on the system, connect the grounding cable as shown in Figure 3-5-7, or if system ground is required between the system and FDU, connect the ground conductor to the GND terminal. Figure 3-5-7 Ground terminal on the unit (2) The FG and SG terminals are provided with the optional power supply unit as shown in Figure 3-5-4. Connecting or disconnecting between FG and SG on the power supply unit can be performed according to system power distribution and system ground requirement. (3) When the interface cable is longer than 3m (10 feet), an auxiliary grounding cable should be connected among the control unit and disk units. Figure 3-5-8 System Grounding #### 3.5.5 Mode Select Setting When the FDU M228X is installed to the system, the customer must set the following modes according to system requirements, that is, Disk Logical Unit Number, Tag 4/5 Enable and Sector Mode on CMKM PCB assembly, Sector Counting on VOFM PCB assembly, and Mount Direction on the PCB Chassis (GBGM PCB) assembly. #### 3.5.5.1 Disk Addressing Disk Logical Unit Number 0 to 7 is selectable on SW1 at location J1 on the CMKM PCB assembly. Set the desired disk address with three keys on SW1 using binary code as shown in Table 3-5-4. Table 3-5-4 Disk Addressing | Disk | Key 1 | Key 2 | Key 3 | |---------|------------|-------|-----------------------| | Address | <b>2</b> ° | 2¹ | <b>2</b> <sup>2</sup> | | 0 | OFF | OFF | OFF | | 1 | ON | OFF | OFF | | 2 | OFF | ON | OFF | | 3 | ON | ON | OFF | | 4 | OFF | OFF | ON | | 5 | ON | OFF | ON | | 6 | OFF | ON | ON | | 7 | ON | ON | ON | #### 3.5.5.2 Sector Mode The customer can select Hard Sector mode (1 to 128 sectors) or Variable Soft Sector using Key 7 on SW2 at location P3 on the CMKM PCB assembly according to Table 3-5-5. In the case of Hard Sector, the customer must set the number of sectors per disk revolution as described in 3.5.5.4. In the case of Variable Soft Sector, setting the number of sectors per disk revolution has no effect. Table 3-5-5 Sector Mode | Sector Mode | Key 7 | |----------------------|-------| | Hard Sector | OFF | | Variable Soft Sector | ON | #### 3.5.5.3 Tag 4/5 Enable FDU M228X provides optional Tag4 and Tag5 functions, however, the customer may disable or enable these functions using Key 8 on SW2 at location P3 on the CMKM PCB assembly. Disabling the Tag4/5 functions inhibits the receivers of Tag4 and Tag5 on the interface. Table 3-5-6 Tag 4/5 Enable | Tag 4/5 | Key 8 | | |---------|-------|--| | Disable | OFF | | | Enable | ON | | #### 3.5.5.4 Sector Counting Sector count configuration switches, SW1 and SW2, are located at L2 and L1 respectively on the VOFM PCB assembly. Each key of SW1 and SW2 represents the binary powers of the Byte Clock as shown in Table 3-5-7. B03P - 4580 - 0100A...C **Table 3-5-7 Sector Counting Keys** | SW1 Key No. | Value | SW2 Key No. | Value | |-------------|-------|-------------|-------| | 1 | 1 | 1 | 128 | | 2 | 2 | 2 | 256 | | 3 | 4 | 3 | 512 | | 4 | 8 | 4 | 1024 | | 5 | 16 | 5 | 2048 | | 6 | 32 | 6 | 4096 | | 7 | 64 | 7 | 8192 | SW1 and SW2 keys must be set according to the number of bytes per sector. Knowing that the number of bytes possible on a track equals 20,480, any sectoring requirement from 1 to 128 sectors per track can be configured using the following formula: #### **EXAMPLE** (Calculations for 9 Sectors) (3) Configure SW1 and SW2 to "number of bytes per sector" less one to allow for Sector Counter Reset Clock. integer portion of "number of bytes per sector" 2,275 + 1 = 2,276 SW2 (4) To determine how many bytes (if any) the last sector of each track will be short, multiply "number of bytes per sector" by "number of sectors" and subtract 20,480. SW1 Last sector short 4 bytes **Table 3-5-8 Commonly Used Sector Configurations** | | | | | | <b>S1</b> | | | | | | | S2 | | | | | LAST SECTOR | |------------|----|---|---|---|-----------|---|---|---|---|---|---|----|---|---|---|-----------|-------------| | NO SECTORS | _1 | | 2 | 3 | 4 | 5 | 6 | 7 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | BYTE/SECT | SHORT | | 4 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 5,120 | 0 | | 8 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 2,560 | o | | 12 | 0 | | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1,707 | -4 | | 16 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1,280 | 0 | | 24 | 1 | ( | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 854 | -16 | | 32 | 1 | • | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 640 | 0 | | 64 | 1 | | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 320 | 0 | | 128 | 1 | | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 160 | 0 | # 3.5.5.5 Mount Direction Select When the unit without the optional front panel is installed vertically, V-H switch on the PCB chassis (GBGM PCB assembly) should be set to the "V" poisiton. In the other case, V-H switch should be set to the "H" position. Refer to Figure 3-5-9. Figure 3-5-9 Mount Direction (V-H Switch) B03P - 4580 - 0100A...C 3-21 #### 3.6 SHIPPING Perform the following operations when the unit is to be shipped after mounting with a system: (a) Lock the spindle (refer to 3.4.3) Caution: Rotate spindle in the direction indicated only - (b) Lock the actuator (refer to 3.4.4) - (c) Lock the motor (refer to 3.4.5) - (d) Fasten the unit; attach the vertical type mounting bracket to the cabinet so that excessive force is not aplied to the rubber shock isolators. Process so that shock exceeding 5G is not applied to the unit during shipment. When the unit is shipped by itself, the same operations (a to c) are required before packing into the proper carton. #### 3.7 STORAGE AND REPACKING The FDU M228X shipping carton is a reusable cardboard carton having a special double construction. When reshipping the unit, repack it in the original carton or a carton having equivalent functions. When the environment is severe and the unit is to be stored for an extended period of time, it should be stored in the packed state. Units can be stacked three cartons high. When storing unpacked units, avoid dusty locations and locations where the environmental changes are extreme. # Section 4 **Theory of Operation** #### 4. THEORY OF OPERATION #### 4.1 GENERAL DESCRIPTION The description of operation of the Fixed Disk Unit is divided into three parts. The first part describes the main assemblies of the unit. The second part describes the magnetic heads and magnetic disks. The third, and last part describes the interface, servo circuit, R/W control, and other electronic controls. #### 4.2 ASSEMBLIES #### 4.2.1 Disk Enclosure (DE) The Disk Enclosure is a completely sealed unit containing the disks, spindle, actuator, and heads. Each of these are visible from the outside through a plastic cover. The DE is sealed at the factory and must not be opened in the field. The DE is treated as one maintenance part. The Read/Write PCB is mounted on the DE, but is an independent part. Figure 4-2-1 Disk Enclosure #### 4.2.2 Spindle Assembly The disk spindle is mounted in the DE housing in the bottom of the disk enclosure. The housing is sealed to prevent air from entering through the bearings. A hub is attached to the top of the spindle, and disks (recording media) are clamped to the hub. A pulley is attached to the bottom of the spindle and is driven by the spindle drive motor with a flat belt. The spindle is grounded through a Spindle Brush mounted on the Grounding Plate. Figure 4-2-2 Spindle Assembly ### 4.2.3 Spindle Drive Motor and Brake As this fixed-disk unit uses contact start/stop heads, the head-disk contact time must be minimized during rotation. Therefore, the disk drive system uses a thermally protected high torque motor for quick acceleration to nominal rotational speed and a brake for quick stopping. Should overheating occur, the AC power to the motor is automatically disconnected and the rotational speed is gradually decreased. In this case the alarm signal is not sent to the power unit. When the temperature drops to an acceptable level, the motor will recover to nominal speed. A flat belt connects the spindle drive motor to the spindle. The motor is mounted so as to pivot, and sufficient tension is supplied to the belt by pulling the motor with a spring. A brake is mounted at the top of the motor. This brake is actuated when the DC +24V is turned off. When the current at the brake coil is turned off, the brake pad is pushed to the brake plate by a spring and stops the motor. Fig. 4-2-3 Disk Spindle Motor and Brake #### 4.2.4 Actuator Arm Assembly A rotary type actuator with low power consumption and low heat dissipation is used to move the data heads and servo head to the specified cylinder along a circular arc. A moving coil is attached to the other end of the actuator arm and moves freely between fixed permanent magnets without contact. When current is applied to the coil, interaction occurs between the coil and magnets and the actuator moves around the pivot. The actuator performs the following types of motion, which are controlled by servo feedback current from the servo head: (1) Positioning Heads are moved to the specified cylinder address. (2) Track Following Heads follow the specified track to prevent mispositioning from disturbances such as shock, vibration, or temperature change. The servo head is located on the lower surface of the bottom disk. Servo data is written on the outer recording area of this disk. This data is used as a control signal for the actuator, that is, it is used as a track crossing signal for positioning or as a track following signal. The heads are in contact with the disk surfaces during start and stop (C.S.S.) at a fixed position called the landing zone. This zone is outside the recording zone area. A magnet is used to pull or fix the actuator at this position. If no current is applied to the moving coil, the heads are fixed at the landing zone to prevent C.S.S. in the recording zones. Once the disks attain the required rotational speed, an initial seek instruction is issued. Current then flows in the coil and the heads are released from the landing zone and moved to the recording zones. # 4.2.5 Actuator Lock, Spindle Lock When the disks are stopped, the heads are in contact with the disks. The spindle and actuator are fixed with both the spindle lock and actuator lock for disk and head protection during maintenance, replacement, and transportation of the DE. (See Figures 3-4-4 and 3-4-5.) Figure 4-2-4 Actuator Arm Assembly #### 4.2.6 Air Circulation in DE As the C.S.S. head used in this disk unit has a very low flying height (approximately $0.45\mu m$ ) head crashes could be caused by microscopic foreign particles. To keep the inside of the DE clean, this enclosure is completely sealed and clean air is supplied through two filters. One filter is used for external air intake, while another filter is used as a re-circulation filter to keep the air inside the DE clean. The breather filter is used for the following purposes: - (a) Prevention of negative pressure in the vicinity of the spindle when the disk begins to rotate. - (b) Prevention of dust intake when the air in the DE contracts due to a temperature difference between the DE and its environment. The re-circulation filter, attached to the closed loop duct in the DE, is used to keep the air free of foreign particles. When a pressure difference is caused in the DE by the rotation of the spindle, the air in the DE circulates through the closed loop. Because it continually passes through this filter, the air is always kept clean. These two filters can remove 99.97% of the dust particles (0.3 $\mu$ m min.). M2282 contains two disks in DE. M2280 contains two disks in DE. M2283 contains three disks in DE. M2284 contains three disks in DE as shown in this figure. Figure 4-2-5 Air Circulation inside DE #### 4.2.7 Sub-frame The sub-frame is supported by four vibration isolating rubber supports (three rubber supports for the vertical type). The disk enclosure is mounted on this sub-frame with three bolts and nuts. The DE can be easily replaced by removing these three nuts. The DE is insulated from the sub-frame to prevent any influence from noise and vibration. The sub-frame contains a duct to supply air from the cooling blower to the R/W PCB and the control PCB's. B03P-4580-0100A...B Figure 4-2-6 Sub Frame #### 4.2.8 Cooling A cooling blower provides air to cool the printed circuit boards and motor. Cool air is always supplied from the front to the inside by this blower. The air is sent through the duct in the sub-frame and divided into two channels. One cools the read/write printed-curcuit board, and the other cools the printed-circuit boards in the chassis, and then the motor. Figure 4-2-7 Cooling # 4.3 MAGNETIC HEADS AND RECORDING MEDIA # 4.3.1 Magnetic Heads To accomplish high density recording, CONTACT START/STOP (C.S.S.) flying heads are employed. The heads fly on the surface air flow generated by the rotating disk. The C.S.S. system differs from the conventional rampl load system in that the heads are always over the recording media and rest on the disk surface when the disk is not rotating. Therefore, the head and disk make contact, and the wear caused by this contact must be minimized. For thus reason, the C.S.S. type head is lightly loaded and the surface pressure is reduced by using a tapered flat slider such as that shown in Figure 4-3-2. The slider has 3 rails. The air intake end of the slider is tapered to obtain flying force by means of the air flow over the disk surface. Reads and writes are performed by a ferrite core at the rear of the head, the minimum flying height position. There are two kinds of magnetic heads: access heads and fixed heads. These heads have the same construction but the access head has only one ferrite core whereas the fixed head has three ferrite cores. Figure 4-3-1 Read/Write Head Figure 4-3-2 Tapered Flat Slider To protect the data, the access head always performs C.S.S. in the landing zone. However, the fixed head performs C.S.S. over the data tracks because of its construction. # 4.3.2 Recording Media (Magnetic Disk) A magnetic disk is an aluminum disk approximately 356 mm (14 inches) in diameter and approximately 2mm (75mil) thick coated with a magnetic material and is used to record data. Since this unit employs CONTACT START/STOP type heads, to prevent wear, the surface is coated with a special material. Up to three disks can be installed for a maximum storage capacity of 168.5MB. The outer portion, bottom surface of the lowest disk is for the servo area on which the positioning data and clock signals are recorded, and the inner portion is for the fixed head data. #### 4.3.3 Servo Track Format #### 4.3.3.1 Servo track configuration The servo area is used to store the unique data patterns to generate the Track Positioning, Index, Guard Band and Clock signals. This data is prerecorded on the disk before the unit is shipped from the factory. 4-8 B03P - 4580 - 0100A...C The servo area consists of a combination of ODD tracks and EVEN tracks, and is divided into the following four parts: - (a) Inner Guard Band 2 (IGB2 or Landing Zone) This zone is used for head contact during stop and start. IGB2 consists of 39 EVEN servo tracks and 39 ODD servo tracks. - (b) Inner Guard Band 1 (IGB1) This area is located between IGB2 and cylinder zero. IGB1 consists of 11 EVEN and ODD servo tracks. - (c) Servo Band This field is used for tracking to determine the center of each cylinder. ODD and EVEN servo signals are recorded on this 823 track area. - (d) Outer Guard Band (OGB) Only EVEN servo signals are recorded in this 62 track area. The physical placement of Servo Bands is shown in Figure 4-3-3. #### 4.3.3.2 Servo Pattern The servo signal is a "composite signal." It is used to provide angular positioning (location with reference to the circumference of the disk) and radial positioning (location with reference to the radius of the disk) information. Angular positioning is determined by a series of index bits which are written on each track. Through a combination of missing and normal index bits a "code pattern" is developed. A series of unique sync patterns is written (see Figure 4-3-4) at the factory and use in the identification of specific disk regions. For example, Index Mark, OGB, IGB1 and IGB2 each have unique patterns as described in section 4.3.3.3. Radial positioning information is provided by writing alternately odd and even bit patterns on each track. When the servo head is over an even bit track, the even bit signal is higher in amplitude than the odd bit signal. The opposite is true when the head is over an odd bit track. When the head is over the border of the two tracks, the odd and even bit signals are of equal amplitude. This condition means that a read/write head is directly over a data track. By detecting the odd and even bit signal amplitude changes, the drive is able to generate signals to indicate track crossing and on-track conditions. #### (a) ODD Servo Signal Figure 4-3-4 Servo Signals On-track status, the servo head is positioned between an ODD track and an EVEN track, as shown in Figure 4-3-5. Figure 4-3-5 On-Track Servo Signal #### 4.3.3.3 Index, IGB2, IGB1 and OGB Index, IGB2, IGB1 and OGB are detected by decoding the combination of Missing-bits and Normal-bits. Each of the patterns are shown in Table 4-3-1. Table 4-3-1 Index/IGB2/IGB1/OGB Patterns | Signal | Pattern | Pattern Interval | Number/Revolution | Remarks | |------------|---------|------------------|-------------------|--------------| | Even Index | 01011 | 20,480 B | ı | Normal Index | | IGB2 | 01110 | 256B | 78 | | | IGB1 | 01010 | 256B | 78 | | | OGB | 10011 | 256B | 78 | | | Odd Index | 01101 | 20,480 B | 1 | Not used | Note: 0: Normal Bit 1: Missing Bit #### 4.3.4 Data Surface Format The data surface consists of all the disk surfaces except the servo surface and is composed of three basic parts. (1) Landing Zone (LZ) The Landing Zone is included in the area described as behind home (BH) but is specifically the area the heads contact during Stop and Start. The Landing Zone corresponds to IGB2 on the servo surface. (2) Behind Home (BH) Behind Home is the transition area both sides of the data tracks and corresponds to IGB1 or OGB on the servo surface. (3) Data Track The data track area consists of 823 cylinders for data recording, with cylinder 0 being the innermost track and cylinder 822 being the outermost track. # 4.3.5 Head and Surface Configuration (1) M2282, M2286 (67.4MB) Figure 4-3-6 Head and Surface Configuration, Sheet 1 of 2 B03P - 4580 - 0100A...C #### (2) M2280, M2289 (84.2MB) #### (3) M2283, M2287 (134.8MB) 4-14 B03P-4580-0100A...B #### (4) M2284, M2288 (168.5MB) Figure 4-3-6 Head and Surface Configuration, Sheet 2 of 2 #### **4.4 FORMAT** #### 4.4.1 Description A "sector" is an area assigned an address on the disk. Each sector consists of an Address Area (AA) to confirm that the correct sector has been read and a Data Area (DA) on which the actual data is recorded. Index and sector pulses are used by the controller to find the beginning of the track and sector. Sector format is determined by the controller. Fixed Sector format or Variable Sector format can be used with this unit. The recommended Fixed Sector format and Variable Sector format will be described in this section. #### 4.4.2 Fixed Sector Format B03P-4580-0100A...B Example: 64 Sectors/Track Data Area = $$\frac{\text{Total Bytes/Track}}{\text{Sector/Track}}$$ - (Gap loss + Check Bytes) = $\frac{20480}{64}$ - 64 = 256 Bytes/Sector Track Efficiency = $$\frac{256 \times 64}{20480} \times 100 = 80\%$$ Notes: 1) This format is an example only and may be structured to suit individual requirements. - 2) Sync Byte patterns for address and data areas may be different. It is recommended that Sync Byte patterns are 0E (Hex) for address areas and 09 (Hex) for data areas. - 3) Data patterns for Gap 1, VFO sync, Write Splice, EOR Pad and Gap 3 are all "0". - 4) Fixed sectors per track may be any number from 1 through 128 and can be selected by setting the configurator switches on the PCB gate card. #### 4.4.3 Variable Sector Format Data Area = $$\frac{\text{Total Bytes/Track} - \text{Index Loss}}{\text{Sectors/Track}} - (\text{Sync + Address Area})$$ Example 1: 64 Sectors/Track Data Area: $$\frac{20480 - 26}{64}$$ - 41 = 278 Bytes/Sector Track Efficiency = $$\frac{278 \times 64}{20480} \times 100 = 87\%$$ Example 2: 256 Bytes/Sector Sector Count = $$\frac{20480 - 26}{256 + 41}$$ = 68 Sectors/Track Track Efficiency = $$\frac{256 \times 68}{20480} = 85\%$$ Note: This format is an example only and may be structured to suit invididual requirements. #### 4.4.4 Description of Format Parameters #### 4.4.4.1 Fixed Sector Format (1) Gap 1 This gap allows for displacement of the head and circuit tolerances under worst case conditions. This gap must be a minimum of 16 bytes long. (2) VFO Sync All "0"'s are written and used to synchronize the data from the disk and the read/write clock from the disk VFO circuits. (3) Sync Pattern This pattern represents the start of the address area. The sync pattern is the same as that before the data area, but the address area sync and data area sync byte may be different. The recommended pattern is "OE(Hex)". (4) Flag Status and Logical Unit This indicates the status of the disk on the sector. Normal record, primary record, or secondary record condition may be indicated. This specification is a function of the control unit. (5) Upper Cylinder, Lower Cylinder This indicates the cylinder address of the track. (6) Head Address This indicates the head address of the track. (7) Sector Address This indicates the sector address of the track. (8) CRC (Cyclic Redundancy Check) This is a check byte used to check whether the data was read correctly. (9) Write Splice When the address and data areas are written separately, this is the location of the read/write head transitions. (10) VFO Sync All "0"'s are written and used to synchronize the data from the disk and the read/write clock from the disk VFO circuits. (11) Sync Pattern Indicates the beginning of the data area. The recommended pattern is "09(Hex)". Refer to (3). (12) Data Area The data is actually recorded at this area. (13) CRC Check byte to insure the data area information has been read correctly. Same as (8). (14) EOR Pad This eliminates the possibility of destroying the end of a record written with a late displacement head. (15) Gap 3 This is the delay allowance for the control unit. It should be written all "0"'s. #### 4.4.4.2 Variable Sector Format This is written in the Variable Sector Mode. Address Mark (AM) is written, prior to an Address Area, to indicate the beginning of a sector, and the data may be written in whatever length necessary to accommodate the system. The Address Mark (AM) is a 3 byte DC erase area at the beginning of the sector format. #### **4.5 INTERFACE** # 4.5.1 Introduction #### 4.5.1.1 Purpose This section describes the logical and physical specifications for signal transfer within the interface between a Fixed Disk Unit (FDU) and the control unit. B03P-4580-0100A...B #### 4.5.1.2 Application These specifications are applicable to the following models: (a) FDU models M2282 and M2286 of 67.4MB storage M2282 has no fixed head storage. M2286 has 655KB of fixed head storage (option). (b) FDU models M2280 and M2289 of 84.2MB storage M2280 has no fixed head storage. M2289 has 655KB of fixed head storage (option). (c) FDU models M2283 and M2287 of 134.8MB storage M2283 has no fixed head storage. M2287 has 655KB of fixed head storage (option). (d) FDU models M2284 and M2288 of 168.5MB storage M2284 has no fixed head storage. M2288 has 655KB of fixed head storage (option). #### 4.5.1.3 Connection The external connection (for transmitting and/or receiving interface signals for the unit) consists of two connectors, "A" and "B", which are connected, respectively, to cables "A" and "B". "A" cables may be connected in a daisy-chain configuration. Therefore, a line terminator must be inserted into the "A" connector of the last device. "B" cables are connected in a star configuration. Therefore, the control unit requires "B" cables and connectors to match the number of units to be connected. #### 4.5.1.4 Time Specification Timings are specified at the connector position of the unit. Accordingly, it is necessary for signal timings to consider both the delay time of the interface cable and the circuits of the disk control unit. #### 4.5.1.5 Interface Transmitter/Receiver Transmitters and receivers of SN75110 and SN75107 or equivalent are used to provide a terminated, balanced-line transmission system. Refer to Section 4.5.7.1. #### 4.5.2 Interface Cabling **Star Cable Configuration** 4-18 B03P-4580-0100A...B #### **Daisy-Chain Cable Configuration** Notes: 1) Line terminators (LTN) are required on the control unit and each unit in a star cable configuration. 2) Line terminators are required on the control unit and last drive in a daisy-chain cable configuration. Figure 4-5-1 Interface Cabling # 4.5.3 Type and Name of Signal Lines # 4.5.3.1 "A" — Cable Lines for Balanced Transmission B03P-4580-0100A...B # 4.5.3.2 "B" - Cable Lines for Balanced-line Transmission | | Control Unit | | Disk Unit | | |-----|-------------------|--------|----------------------|-----| | | | | 1F Write Clock (H/L) | (2) | | | | | Read Data (H/L) | (2) | | (2) | Write Data (H/L) | _ | 1F Read Clock (H/L) | (2) | | | | | Index (H/L) | (2) | | (2) | Write Clock (H/L) | _ | Sector (H/L) | (2) | | | 3.50 | | Unit Selected (H/L) | (2) | | | | | Seek End (H/L) | (2) | | | 4 lines | | 14 lines | | | | | Total: | 18 lines | | # 4.5.4 Description of Signal Lines # 4.5.4.1 "A" — Cable Input Signal (1) Unit Select Tag This signal gates Unit Select 1, 2 and 4 to select the desired disk. Refer to timing of Unit Select 1, 2 and 4 (Figure 4-5-5). (2) Unit Select 1, 2 and 4 These three signals are binary-coded to select the desired disk and are validated by the leading edge of Unit Select Tag. The logical disk number (0 through 7) is selectable by means of a switch located on the PCB card. (3) Tag 1 to 3 and Bus 0 to 9 Table 4-5-1 Tag/Bus Lines | | Tag 1 | Tag 2 | Tag 3 | |-----|------------------|--------------|--------------------| | Bus | Cylinder Address | Head Address | Control Select | | 0 | 1 | 1 | Write Gate | | 1 | 2 | 2 | Read Gate | | 2 | 4 | 4 | Servo Offset Plus | | 3 | 8 | 8 | Servo Offset Minus | | 4 | 16 | | Fault Clear | | 5 | 32 | | AM Enable | | 6 | 64 | | RTZ | | 7 | 128 | | | | 8 | 256 | | | | 9 | 512 | | | B03P-4580-0100A...B 4-20 # (3)-1 Storage Addressing of M2280 to M2289 Each area of Fixed Head Address and the Access Head Address is specified as follows: (Storage capacity shown is unformatted) (a) FDU Model M2282 and M2286 Figure 4-5-2 Storage Addressing M2282/M2286 #### (b) FDU Model M2280 and M2289 B03P-4580-0100A ...B # (c) FDU Model M2283 and M2287 Figure 4-5-3 Storage Addressing M2283/M2287 # (d) FDU Model M2284 and M2288 Figure 4-5-4 Storage Addressing M2284/M2288 (3)-2 Models M2286, M2289, M2287 and M2288 have fixed head capacities of 655KB which is addressed in (3)-1 above. The fixed head area will be addressed by a cylinder address specified greater than or equal to 896 (going true of Tag 1, Bus 7, Bus 8 and Bus 9). The access head area and fixed head area can be distinguished by this bit assignment. Since the fixed area can be utilized with the access head area, the optimum address arrangement on the system can be easily constructed to minimize access times. (4) Cylinder Address (Tag 1) The cylinder address is set by Tag 1 and bus lines (Bus 0 to 9) on the unit. However, throughout Tag 1, the bus lines must be stable. Refer to Figure 4-5-6. The unit must be On Cylinder prior to Tag 1. When the bus content is equal to or more than 896, the Fixed Head area is specified. When the Fixed Head area is specified, no physical movement of the heads is performed in the unit. (5) Head Address (Tag 2) The head address is set by Tag 2 and Bus 0 to 3 on the unit; however, throughout Tag 2, Bus 0 to 3 must be stable. Refer to Figure 4-5-9, and to (3)-1 above concerning the Fixed Head Area. (6) Control Select Bus lines 0 to 9 specified by Tag 3 have a different meaning in each bit. All signals are defined as control signals. (6)-1 Write Gate (Bus 0) This signal enables the write operation on the specified track. This signal is validated under the following conditions: | Unit Ready | True | |---------------|-------| | On Cylinder | True | | Seek Error | False | | Device Check | False | | Channel Ready | True | | File Protect | False | | Offset | False | If Write Gate is turned on in cases other than the above-mentioned conditions, Device Check occurs and writing is inhibited. Refer to the definition of a Device Check. (6)-2 Read Gate (Bus 1) This signal is used to recover data from the specified track. Refer to the timing of Read Gate, Read Data and 1F Read Clock in Figure 4-5-15. (6)-3 Servo Offset Plus (Bus 2) When this signal is true on the unit, the head is offset 3.0 $\mu m$ from nominal On Cylinder position away from the spindle. (6) 4 Servo Offset Minus (Bus 3) When this signal is true on the unit, the head is offset 3.0 $\mu m$ from nominal On Cylinder position towards the spindle. (6)-5 Device Check Clear (Bus 4) This signal clears the device check status; however, if sources of a device check still exist (refer to Device Check), this status is not cleared. B03P-4580-0100A...B # (6)-6 AM Enable (Bus 5) The AM (Address Mark) Enable, in conjunction with Write Gate or Read Gate, is used in a variable sector format. When AM Enable is true while Write Gate is true, an AM of 3-bytes is written on the desired track. When AM Enable is true while Read Gate is true, the disk read circuit searches an AM of 3-bytes. When the AM is found, the unit will issue Address Mark Found signal to the control unit. # (6)-7 RTZ (Return to Zero) (Bus 6) No matter where the access heads are located on the media, they are returned to cylinder zero and head zero by the RTZ signal, also the RTZ signal is available in the fixed head area and resets Fixed Head Select latch. This signal clears the Seek Error flip-flop. # (7) Channel Ready This signal is used to prevent damage to the file caused by interface disturbances when the control unit power is lost. Therefore, this signal must be stable when the control unit is available, and must be disabled before logic levels decay at the interface lines when a power failure of the control unit occurs. Refer to Figure 4-5-16. # (8) Tag 4 and Tag 5 (Selectable) When Tag 4 goes true, the unit issues Sector Address Status signals on the Status 0 to 5 lines. When Tag 5 goes true, the unit issues Device Check Status signals on the Status 0 to 5 lines. When both Tag 4 and Tag 5 are true, the Device Type Code will be issued in BCD on the Status 0 to 5 lines. See Table 4-5-2. # (9) Pick and Hold Power Sequencing requires that the mode switch on the power supply unit be set to Remote. When the control unit sets the Pick and Hold lines to ground, the first FDU starts up the power sequence. Once this FDU has reached nominal speed, the Pick signal is transferred to the next FDU, and repeated until all FDU's are powered up. When the mode switch on the power supply is set to Local, each FDU must be powered up manually. # 4.5.4.2 A - Cable Output Signals # (1) Status 0 to 5 The status 0 to 5 lines display status information determined by combinations of Tag 4 and Tag 5 signals. Information available on status lines 0 to 5 during various status of Tag 4 and 5 is specified in Table 4-5-2. Table 4-5-2 Status Lines Determined by Tag4/5 | Tag 4 False | | True | False | True | | |-------------|----------------|------------------|--------------------|---------------|--| | Tag 5 | False | False | True | True | | | Status | Unit Status | Sector Address | Check Status | Device Type | | | 0 | Unit Ready | Sector Address 1 | Control Check 1 | Device Type 1 | | | 1 | On Cylinder | 2 | 2 | 2 | | | 2 | Seek Error | 4 | Read/Write Check 1 | 4 | | | 3 | Device Check | 8 | 2 | 8 | | | 4 | File Protected | 16 | 3 | 16 | | | 5 | AM Found | 32 | 4 | 32 | | # (A) Unit Status (1) Unit Ready When this signal is true, and the unit is selected, this signal indicates the unit is up to speed, and no fault condition exists within the unit. (2) On Cylinder This line indicates that the heads are located on the specified track (cylinder). (3) Seek Error This signal indicates that a seek error has occurred. In this case, the On Cylinder signal does not always go true. The Seek Error is cleared only by performing an RTZ (Tag 3 and Bus 6). Seek Error status is defined as follows: - a) Seek was unable to complete a move within 640ms. - b) RTZ was unable to complete a move within 640ms. - c) The heads have moved to a position outside the recording area. - d) An illegal cylinder address was issued to the FDU. - e) Heads have overshot the new cylinder address. - (4) Device Check This signal indicates that a fault condition exists in the unit. The following fault conditions may be detected by the unit. a) Control Check 1 Instructions received during Not Ready status. b) Control Check 2 Instructions received during fault condition status. Write Gate received during an off-set operation, reading or Seek Error condition. c) Read/Write Check 1 Write Gate received during Off-track status or VCM overcurrent. d) Read/Write Check 2 Write fault or write current detected during a not-write opera- e) Read/Write Check 3 Write Gate received during write protected status. f) Read/Write Check 4 Write or Read Gate received when multiple heads are selected. If an above-mentioned condition has occurred, writing is immediately inhibited and a Device Check signal is issued to the control unit. The device check status is cleared by the following operations: - o Fault Clear on Tag 3 and Bus 4 - o Fault Clear on the operator panel (if operator panel is employed) - o Fault Clear Switch on the PCB chassis Device Check Status turns on the check lamp on the operator panel as well as Maintenance Aid LED's on PCB chassis. (5) File Protected File Protected signal indicates that the FDU is in write-protected status. The File Protect function is enabled by the following switches: - File Protect Switch on the operator panel (option) - File Protect Switch on the PCB chassis Attempting to write while protected will cause a Device Check (Read/Write Check 3) to be issued to the control unit. (6) Address Mark Found Address Mark Found is 8-byte pulse which is sent to the control unit at least 2-bytes after the recognition of 3-byte DC-erased area. 4-25 (B) Sector Address 1 to 32 (Status Lines 0 to 5) Six-bits of binary-coded Sector Address are transferred from the B03P-4580-0100A ... B Sector Counter, reset by the trailing edge of Index, clocked by the trailing edge of Sector, and indicate the current sector address in the unit. Sector Address (Status Lines 0 to 5) will be issued to the control unit by activating Tag 4. Refer to Figure 4-5-23 for timing of Sector Address (status lines 0 to 5). - (C) Device Check (Status 0 to 5) Refer to item (A) – (4). - (D) Device Type 1 to 32 (Status lines 0 to 5) Enabling selectable Tag 4 and Tag 5 lines, causes key-selected Device Type Status to be issued to the control unit as Status 0 to 5 signals. Binary-coded Device Type signals are specified as show in Table 4-5-3. Table 4-5-3 Device Type Code | | | Status | | | | | | |-------------|---------------|---------|---------|---------|---------------------|---------------------|---------------------| | Device Type | Decimal Value | 0<br>2º | 1<br>2¹ | 2<br>2² | 3<br>2 <sup>3</sup> | 4<br>2 <sup>4</sup> | 5<br>2 <sup>5</sup> | | | | | | | | | | | M2280 | 21 | 1 | 0 | 1 | 0 | -1 | 0 | | M2283 | 24 | 0 | 0 | 0 | 1 | 1 | 0 | | M2284 | 28 | 0 | 0 | 1 | 1 | 1 | 0 | | M2286 | 22 | 0 | 1 | 1 | 0 | 1 | 0 | | M2289 | 23 | 1 | 1 | 1 | 0 | 1 | 0 | | M2287 | 26 | 0 | 1 | 0 | 1 | 1 | 0 | | M2288 | 30 | 0 | 1 | 1 | 1 | 1 | 0 | Notes: 0: False 1: True ### (2) Index This signal occurs once per revolution and is used for reference in read/write operation. Refer to Figure 4-6-13 for the timing of Index and Sector. # (3) Sector The Sector Mark is derived from the servo track. The number of sectors per revolution is switch selectable and is determined by counting Byte Clock. The switches are located on the VFO/PLO card within the PCB chassis. Each key of SW1 and SW2 represents binary powers of Byte Clock. # 4.5.4.3 B - Cable Input Signal # (1) Write Data This line carries NRZ data which is to be written on the disk surface and must be synchronized with Write Clock. Refer to Figure 4-5-14. # (2) Write Clock Write Clock is a return signal of the 1F Write Clock issued from the unit, and must be synchronized with the NRZ Write Data. Refer to Figure 4-5-14. # 4.5.4.4 B — Cable Output Signal # (1) 1F Write Clock This signal is used by the control unit to synchronize Write Data and Write Clock. 1F Write Clock is available during Unit Ready Status except during read operations. Refer to Figure 4-5-14. # (2) Read Data This line transmits the recovered data in the form of NRZ data synchronized with 1F Read Clock. Refer to Figure 4-5-15. # (3) 1F Read Clock This line transmits 1F Read Clock which defines the beginning of a bit cell. The Read Data is synchronized with the 1F Read Clock. Refer to Figure 4-5-15. # (4) Unit Selected When the three unit select lines compare with the logical address of the unit, and when the leading edge of Unit Select Tag is received, the Unit Selected Signal goes true and is issued to the control unit. This signal also activates all status lines at the $\mathsf{A}-\mathsf{Cable}$ . ### (5) Seek End Seek End signal is a combination of On Cylinder and Seek Error indicating that a Seek, RTZ or Offset operation has terminated. # (6) Index, Sector The Index and Sector pulses are issued on the interface for reference during read/write operations. # **4.5.5 Timing** Figure 4-5-5 Unit Select Timing Note: Cylinder Address must be less than 896 to select the access heads. Figure 4-5-6 Seek Timing B03P-4580-0100A...B Note: On Cylinder is not always set if a Seek Error occurs. Figure 4-5-7 RTZ Timing Figure 4-5-8 Zero Track Seek Timing 4-28 B03P-4580-0100A...B Figure 4-5-9 Head Addressing # (1) Addressing for Fixed Area Notes: 1. When cylinder address is more than or equal to 896, the cylinder address is defined as fixed head area and the subsequent Tag 2 is defined as head address of the fixed head area. 2. The addressing for the fixed head area does not affect On Cylinder as Seek End signals. Figure 4-5-10 Addressing for Fixed Area B03P-4580-0100A...B 4-29 # (2) Addressing for Access Area Note: Tag 2 can be set during Seek operations Figure 4-5-11 Addressing for Access Area Figure 4-5-12 Fixed Head Addressing During Seek Operation The normal sequence of this operation would occur in the following order: - (1) The control unit issues Tag 1 (cylinder select) with the desired access head cylinder address (A) on the bus. On Cylinder and Seek End will go false. - (2) The control unit access the desired fixed head area with the appropriate cylinder (≥ 896) (a) and head select signals (b). - (3) The control unit can read or write on the fixed head area while the access heads are in motion. Reading or writing to the fixed head area during the absence of On Cylinder and Seek End will not cause a Device Check. 4-30 B03P-4580-0100A...B - (4) At the completion of the seek to the access head, On Cylinder and Seek End will go true. - (5) After the read or write operation to the fixed head area, the control unit may readdress the access head by sending the appropriate cylinder select (A) (zero track seek) and head select (B) signals. The cylinder select Tag 1 resets the fixed head mode. Figure 4-5-13 Index and Sector Timing TW = TF/2 TF = 123.6ns ± 6.2ns Tdb ≈ Continuous delay within 2 bits Tda = $0 \pm 30$ ns - Note: 1. Write Data and Write Clock timing shall be specified at the output connector of the control unit. - 2. The permissible value of TF = 123.6ns $\pm$ 6.2ns is about $\pm$ 5%, which includes the rotational speed tolerance, $\pm$ 4% and the servo jitter, $\pm$ 1%. - NRZ Write Data issued from the control unit is write-compensated and then MFMmodulated for writing on the disk surface. Figure 4-5-14 Write Data and Write Clock Timing B03P-4580-0100A...B 4-31 TW = TF/2 - Note: 1.1F Read Clock and Read Data timing shall be specified at the output connector of - 2. Read Data signal should be clocked at the positive-going edge of 1F Read Clock on the control unit. Figure 4-5-15 1F Read Clock and Read Data Timing Figure 4-5-16 Channel Ready Timing # **Format Write** Address Area (AA) Format CRC CRC Figure 4-5-17 Format Write Timing ### Write Data Figure 4-5-18 Write Data Timing Note: 1. The invalid data in the above figure is inhibited in the unit, therefore, it may be disregarded in the control unit. 2. The timing for switching to 1F Read Clock should be performed after the invalid data. In this case, a phase adjustment is required for 1 or 2 bits. Figure 4-5-19 Read Data Timing B03P - 4580 - 0100A...C 4-33 # 4.5.6 Head Address change at the last gap This timing is specified for the customer who performs a head address change on the same cylinder in the last gap (Gap 3) of the sector. The customer who does not require this timing should use the timings of items. Figure 4-5-20 Head Address Change at the Last Gap ### **AM Detection** Figure 4-5-21 AM Detection # **AM Write** Figure 4-5-22 AM Write Tag 4/5 and Status Lines 0 to 5 (when enabled on PCB) Figure 4-5-23 Tag 4/5 Timing # Fault (Device Check) Clear Figure 4-5-24 Fault Clear Timing B03P-4580-0100A...B # Offset Figure 4-5-25 Offset Timing # 4.5.7 Signal Transmission Driver/Receiver # 4.5.7.1 Balanced Transmission Driver SN75110 or equivalent Receiver SN75107/75108 or equivalent (1) B - Cable Note: 1. Cable shall be flat with characteristic impedance 100 $\pm$ 10 OHMS. - 2. Line terminators are located on the unit and the control unit. R1 and R2: $82\Omega~\pm 5\%,\,1/10W.$ - 3. Maximum cable length is 15 meters. Figure 4-5-26 Balanced Transmission of B - Cable # (2) A – Cable 470Ω 470Ω SN75110N R1 R2 SN75107/108N SN75107/108N Last Unit Note: 1. Line terminators are located on the unit and the controller. R1 to R4: $56\Omega$ ±5%, 1/10W. - 2. A line terminator is located on the terminator assembly of the last unit in the daisy chain configuration. - 3. The maximum cable length is 30 meters. Figure 4-5-27 Balanced Transmission of A — Cable # (3) Balanced Transmission Level 1. Driver Figure 4-5-28 Balanced Transmission Level # 2. Receiver Table 4-5-4 SN75107 Truth Table | Differential Impute | Inh | Output | | | |---------------------|--------|--------|---|--| | Differential Inputs | G1 | G2 | | | | VA - VB ≥ 25mV | L or H | L or H | н | | | VA - VB > 25mV | L or H | L | н | | | | L | L or H | н | | | | н | н | * | | | VB - VA ≥ 25mV | L or H | L | Н | | | | L | L or H | н | | | | н | н | L | | <sup>\*:</sup> Indeterminate # 4.5.7.2 Channel Ready The Channel Ready signal must be issued so that data is protected during a power failure of the control unit. It is recommended that the control unit have appropriate Channel Ready output to satisfy conditions specified in Figure 4-5-16. # 4.5.8 Connector and Cable # 4.5.8.1 Connector (1) A — Cable connector 60 pos. Unit Side: Fujitsu 609-6052MR FCN-702P060-AU/M (Wire wrapping) FCN-704P060-AU/M (Staright) FCN-705P060-AU/M (Right Angle) Cable Side: 609-6001M FCN-707J060-AU/B (2) B - Cable Connector 26 pos. Ansley <u>Fujitsu</u> Unit Side: 609-2652MR FCN-702P026-AU/M (Wire wrapping) - FCN-704P026-AU/M (Straight) - FCN-705P026-AU/M (Right Angle) Cable Side: 609-2601M FCN-707J026-AU/B # 4.5.8.2 Cable (1) A - Cable SS-455-248-60 SPECTRA STRIP ZO = $100\Omega~\pm10\Omega$ , 28 AWG, 7 strands (2) B — Cable 174-26 Ansley, 3476-26 3M $ZO = 100\Omega \pm 15\Omega$ , 28 AWG, 7 strands # 4.5.9 Connector Pin Assignment # 4.5.9.1 A - Cable Connector 60 Pin Table 4-5-5 A — Cable Pin Assignment | 1 | Tag 1 L | 31 | Tag 1 H | |----|----------------------|----|----------------------| | 2 | Tag 2 L | 32 | Tag 2 H | | 3 | Tag 3 L | 33 | Tag 3 H | | 4 | Bus 0 L | 34 | Bus O H | | 5 | Bus 1 L | 35 | Bus 1 H | | 6 | Bus 2 L | 36 | Bus 2 H | | 7 | Bus 3 L | 37 | Bus 3 H | | 8 | Bus 4 L | 38 | Bus 4 H | | 9 | Bus 5 L | 39 | Bus 5 H | | 10 | Bus 6 L | 40 | Bus 6 H | | 11 | Bus 7 L | 41 | Bus 7 H | | 12 | Bus 8 L | 42 | Bus 8 H | | 13 | Bus 9 L | 43 | Bus 9 H | | 14 | Channel 1 Ready L | 44 | Channel Ready H | | 15 | Status 3 L | 45 | Status 3 H | | 16 | Status 2 L | 46 | Status 2 H | | 17 | Status 1 L | 47 | Status 1 H | | 18 | Index L | 48 | Index H | | 19 | Status O L | 49 | Status 0 H | | 20 | Status 5 L | 50 | Status 5 H | | 21 | Not Used | 51 | Not Used | | 22 | Unit Select Tag L | 52 | Unit Select Tag H | | 23 | Unit Select 1 L | 53 | Unit Select 1 H | | 24 | Unit Select 2 L | 54 | Unit Select 2 H | | 25 | Sector L | 55 | Sector H | | 26 | Unit Select 4 L | 56 | Unit Select 4 H | | 27 | Tag 5 L (Selectable) | 57 | Tag 5 H (Selectable) | | 28 | Status 4 L | 58 | Status 4 H | | 29 | (Pick) | 59 | (Hold) | | 30 | Tag 4 L (Selectable) | 60 | Tag 4 H (Selectable) | # 4.5.9.2 B — Cable Connector 26 Pin Table 4-5-6 B — Cable Pin Assignment | 1 | GND | 14 | 1F Write Clock H | |----|------------------|----|------------------| | 2 | 1F Write Clock L | 15 | GND | | 3 | Read Data L | 16 | Read Data H | | 4 | GND | 17 | 1F Read Clock H | | 5 | 1F Read Clock L | 18 | GND | | 6 | Write Clock L | 19 | Write Clock H | | 7 | GND | 20 | Write Data H | | 8 | Write Data L | 21 | GND | | 9 | Unit Selected H | 22 | Unit Selected L | | 10 | Seek End L | 23 | Seek End H | | 11 | GND | 24 | Index H | | 12 | Index L | 25 | GND | | 13 | Sector L | 26 | Sector H | Figure 4-5-29 I/O Connectors # 4.6 ELECTRIC CIRCUIT FUNCTION # 4.6.1. Start/Stop Function When power, AC input, DC +5V, DC $\pm$ 12V and DC +24V, is applied to the FDU from the external power supply unit, the cooling blower is activated. In the case of Remote mode, the AC input to the spindle drive motor and DC +24V is controlled by Pick and Hold signals from the control unit. DC +24V is supplied to the brake coil of the spindle drive motor assembly and releases the spindle drive motor shaft lock. When current flows through the brake coil and is detected by the Brake Current Detection circuit, its output activates the relay circuit. Then AC input is supplied to the spindle drive motor through the relay contacts. The spindle drive motor provides rotating motion to the spindle of the Disk Enclosure through a flat belt. When the disk rotates, a tab on the spindle assembly is detected by the speed transducer, which generates pulses that are used to determine the rotational speed. The output pulse, Speed Signal (SPSG) is applied to Speed Detection circuit. When the rotational speed comes up to 80% of operating speed, Speed OK (SPOK) signal is issued and triggers the start time circuit, and also is sent to the external power supply unit through the power control connector PWC1. 4-40 B03P-4580-0100A ...B Through this step of power-up sequencing, the actuator is held in the Landing Zone (IGB2) by a stopper magnet. When the Speed OK signal goes true, current flows through the coil of the Voice Coil Motor (VCM) on the actuator and the heads are kept in the Landing Zone electrically. Five seconds after SPOK goes true, Guard Band Enable is activated. Ten seconds after SPOK, Start Pulse (STARTP) goes true. The Guard Band Enable signal allows detection of Guard Band signals, and Start Pulse activates the Initial Seek operation. The stop sequence is initiated when input power is shut-off. The FDU does not require DC power sequencing, therefore, the stop sequence is initiated in various ways. If DC+24V drops below +10V, the VCM Driver circuit is turned off and the actuator returns to the Landing Zone driven by the Retract Capacitor discharge. If there is a further reduction of DC+24V, the spindle motor brake is activated and the drive motor stops. If DC+5V or DC±12V goes false, the same sequence occurs. Also, if DC+5V or DC±12V goes false, Power Ready (PWRDY) goes false. If PWRDY signal is disabled, the actuator returns to the Landing Zone and Unit Ready (URDY) signal goes false. With the loss of AC input, the rotational speed will decrease slowly and then Speed OK signal will go false to retract the heads to the Landing Zone. The Start/Stop block diagram is shown in Figure 4-6-1, timing chart in Figure 4-6-2, start sequence flow chart in Figure 4-6-3, and stop sequence flow chart in Figure 4-6-4. B03P-4580-0100A...B Figure 4-6-2 Start/Stop Timing Chart Figure 4-6-3 Start Sequence Flow Chart Sheet 1 of 2 Figure 4-6-3 Start Sequence Flow Chart Sheet 2 of 2 Figure 4-6-4 Stop Sequence Flow Chart # 4.6.2 Unit Selection The FDU must be selected before it will respond to any commands from the control unit. Tag and Bus receivers are not enabled until the unit is selected. When the unit recognizes the Unit Select Tag signal, it compares its own logical address specified by three unit select keys with the address sent from the control unit If the disk address of the unit is the same as the address from the control unit, and Channel Ready (CHRDY) and Power Ready (PWRDY) signals are true, Channel Enable (CHENB) signal is issued and activates the A cable Driver/Receivers. The Channel Enable signal is delayed and appears on the B cable as Unit Selected (USLD). After turning on the Unit Selected signal, the unit is now ready to respond to commands from the control unit. The Unit Selection block diagram is shown in Figure 4-6-5. Figure 4-6-5 Unit Selection Block Diagram # 4.6.3 Seek Control Function Basically, the FDU has five types of seek modes: Initial Seek, Return To Zero (RTZ), Direct Seek by Tag 1, Head Retract and Linear mode. (1) Initial Seek Mode The Initial Seek mode causes the head to position onto cylinder zero from Landing Zone. (2) Return to Zero Mode The Return to Zero (RTZ) mode causes the heads to move to cylinder zero, regardless of where they are when the command is received. Basically Return To Zero mode is equivalent to the Initial Seek mode; therefore, they are referred to as the Go To Zero (GTZ) mode. (3) Direct Seek by Tag 1 Direct Seek mode causes a seek to the cylinder address specified by the Tag 1 and Bus 0 to 9 signals from the control unit. (4) Head Retract Mode Head Retract Mode causes the heads to return to the Landing Zone if a power failure or abnormal positioning operation occurs. (5) Linear Mode Linear Mode causes the heads to track (follow) the center of the specified cylinder after a seek operation has been completed. An offset operation is included with this mode. The Seek Control Block Diagram is shown in Figure 4-6-6. Figure 4-6-6 Seek Control Block Diagram ### 4.6.3.1 Initial Seek Mode As mentioned in the Start/Stop Function section, the speed OK (SPOK) signal goes true when the rotational speed is up to 80%. The leading edge of the SPOK signal sets the Retract Mode (RTRM), Sub Enable (SUBEN) and Drive Linear Motor (DRLM) signals to keep the heads on the landing zone (IGB2). Five seconds after SPOK, the Guard Band Enable (GBENB) signal goes true to enable decoding of Index and all guard band signals. Ten seconds after SPOK, the Start Pulse (STARTP) goes true; the Retract and Velocity Equals Zero (V=0) latches are reset; and the Initial Seek Mode (INSKM), Go To Zero (GTZ), Under Sequence (UNSQ), DRLM, SUBEN, Forward Drive (FWDD) and Even latches are all set. At the starting of Initial Seek, the heads move toward the outside of the disk (forward) at high speed by enabling FWDD and disabling Low Speed (LSPD). When the heads have passed through the IGB2 zone and enter the IGB1 zone, the heads are driven toward the outside of the disk at low speed by enabling the FWDD and LSPD signals. When the heads have passed through IGB1 zone, the Position Drive (PSDR) goes true when three successive Odd tracks are encountered, which changes the target velocity to the Position signal. When the velocity reaches the capture range, V=0 signal goes true, and then it resets the DRLM and SUBEN latches and sets the Linear Mode (LNMD) latch. When the LNMD signal goes true it keeps the heads precisely on the center of Cylinder 0, that is, the first ODD-EVEN servo track. The first Index signal under the linear mode triggers the Settling 1 one-shot (STL1:2.5ms). The trailing edge of the STL1 signal sets the Seek End (SKEND), On Cylinder (ONCYL) and Unit Ready (URDY) latches, and also resets the INSKM, GTZM and UNSQ latches. If the inital seek has not been performed within 640ms after STARTP, the Device Check goes true under the not ready status. The Device Check Clear signal, under the not ready status, which is commanded from the control unit or the Check Clear key, will cause a retry of the Initial Seek sequence. The Return To Zero (RTZ) command under the Retract Mode during Ready status initiates the Initial Seek sequence. The flow chart at Go To Zero is shown in Figure 4-6-7, and the timing chart for Initial Seek is shown in Figure 4-6-8. Figure 4-6-7 Go To Zero Flow Chart, Sheet 1 of 3 Figure 4-6-7 Go To Zero Flow Chart, Sheet 2 of 3 Figure 4-6-7 Go To Zero Flow Chart, Sheet 3 of 3 Figure 4-6-8 Initial Seek Timing Chart # 4.6.3.2 Return to Zero Mode The Return To Zero Mode is initiated by the Return to Zero (RTZ) command from the control unit during Ready status and linear mode. The RTZ command sets the GTZM, DRLM and EVEN latches and resets the V=0, LNMD and Seek End (SKEND) latches. At the start of GTZM, the heads move toward the center of the disk (reverse) at high speed by disabling the FWDD and LSPD signals. When the heads have passed through the Servo Zone and enter the IGB1 zone, the heads are driven toward the center of the disk at low speed. When the heads enter the IGB2 zone, they are driven toward the perimeter (forward) at high speed. When the heads enter the IGB1 zone again, they are driven forward at low speed. The subsequent sequence is equivalent to the Initial Seek Mode. The RTZ timing chart is shown in Figure 4-6-9. Figure 4-6-9 Return to Zero Timing Chart # 4.6.3.3 Direct Seek Mode Direct Seek is initiated by activating the Tag 1 signal. The leading edge of Tag 1 sets the bus bits 0 to 9 into the Next Cylinder Address Register (NCAR) when the bus contents are less than 822. When the NCAR output is not equal to the Present Cylinder Address Register (PCAR) output at the trailing edge of Tag 1 signal (Fall Tag 1: FTAG1), a Direct Seek is initiated. The FTAG1 signal resets the ONCYL, SKEND, LNMD and V=0 latches, and also sets the SEKM, DRLM, UNSO and direction latches.\* Even latch is set if NCAR is even. The difference between NCAR and PCAR is equal to the number of cylinders to move to the desired address. The difference counter outputs binary coded D1 to D64 which is sent to the servo control circuit to generate the target velocity. When D is greater than 128, signal D>128 is sent to the servo circuit, generating maximum velocity. When the NCAR is greater than PCAR, the forward direction is set, and when the NCAR is less than the PCAR, the reverse direction is set using the FWDD signal. When the heads start to move to the desired address, the Track Crossing Pulse (TXPL) is sent from the servo circuit to the PCAR counter every time the servo head crosses a cylinder. The PCAR counter is increased by the trailing edge of the TXPL signal in the forward direction, and is decreased in the reverse direction. When the difference is equal to or less than one, $D \le 1$ signal goes true, and Track Follow (TRFLW) goes false, the Position Drive (PSDR) signal is activated and the velocity follows the position signal. When the difference counter output is equal to zero and V = 0 signal goes true, Linear Mode (LNMD) is set, DRLM and PADR signals are reset, and then the Setting 1 (STL1) one-shot is triggered. The trailing edge of STL1 sets the ONCYL and SKEND latches and resets the SEKM and UNSQ latches. If an illegal cylinder address (822 < CYL < 896) is set in the NCAR, no head movement is performed; however, ONCYL and SKEND latches are reset by the trailing edge of Tag 1 and the Seek Error (SKERR) and SKEND latches are set after $5\mu s$ . The Direct Seek flow chart is shown in Figure 4-6-10 and the timing chart is shown in Figure 4-6-11. \* Even latch is set if NCAR contains an odd number cylinder address. B03P - 4580 - 0100A...C 4-57 Figure 4-6-10 Direct Seek Flow Chart, Sheet 1 of 3 Figure 4-6-10 Direct Seek Flow Chart, Sheet 2 of 3 B03P - 4580 - 0100A...C 4-59 Figure 4-6-10 Direct Seek Flow Chart, Sheet 3 of 3 Figure 4-6-11 Direct Seek Timing Chart #### 4.6.3.4 Retract Mode If the following malfunctions have occurred in the unit, Retract Mode (RTRM) is set and the heads move to the landing zone (IGB2). | ERROR | UNIT STATUS | |-------------------------------|-----------------| | Initial Seek Time Out | (Not Ready) | | Rotational Speed Low | (To Not Ready) | | DC ± 12V Fault | (To Not Ready) | | Any GB in Seek Mode | (To Seek Error) | | Any GB in Linear Mode | (To Seek Error) | | OGB in Go To Zero Mode | (To Seek Error) | | Time Out in Any Seek Mode | (To Seek Error) | | Settling Error in Linear Mode | (To Seek Error) | | | | Each malfunction sets the RTRM, DRLM and SUBEN latches and then resets the FWDD latch. The heads move in reverse at retract speed defined by the servo circuit. When IGB2 goes true under RTRM, it triggers the Guard Band Timer (GBTM) one-shot. The trailing edge at GBTM sets Seek Error (SKERR) and Seek End (SKEND). #### 4.6.4 Servo Circuit Function #### 4.6.4.1 Position Sensing The block diagram of the position sensing circuit is shown in Figure 4-6-12 and the waveforms are shown in Figure 4-6-13 to Figure 4-6-16. The servo data written on the servo surface is read by the servo head and amplified by the Head Pre-amplifier with a gain of 70, and applied to the Automatic Gain Control (AGC) amplifier. The AGC amplifier functions to keep the output constant if the AGC input varies. The AGC output is applied to a Low Pass Filter (LPF), which attenuates unuseful high frequencies, and then is amplified by the Carrier Amplifier, which outputs the servo (SERVO) signal. The SERVO signal is applied to the Level Slicer and Sampling Gate circuits. The Level Slicer slices the Servo signal and separates the Sync Bit. This output is called Servo Pulse (SVPL) and is then applied to the Phase Locked Oscillator I (PLO I) circuit. The Servo Pulse interval is 32 bits (4 Bytes). The PLOI circuit syncronizes with the Servo Pulse and generates 2 Bits Clock. The PLO output is applied to the counter, and decoded to generate a Sampling Gate. The Sampling Gate, that is Odd Gate (ODG) and Even Gate (EVG), samples odd position pulses and even position pulses respectively and holds the position pulse peaks in the Peak Hold circuit. The Peak Hold outputs, Odd Peak (ODP) and Even Peak (EVP), are applied to an Adder Amplifier which outputs AGC control voltage. Moreover, the Peak Hold outputs are applied to a Differential Amplifier to generate a Position (POS) signal. The Position signal is proportional to the distance of the servo head from the centerline of the servo tracks and this is 0V at the centerline of the tracks. The Position signal (± POS) is applied to the Level Detector circuit to generate Track Follow (TRFL) and Track Crossing Pulse (TXPL) signals which are sent to the seek control circuit. Velocity Invert (VINV) and Velocity Non-Invert (VNON) signals are also produced which generate a portion of the velocity signal. Figure 4-6-12 Position Sensing Block Diagram Note: The above waveform is for On-Track condition. Figure 4-6-13 Position Sensing Waveform (1) Note: The above waveform is for On-Track condition, and EVEN is true. Figure 4-6-14 Position Sensing Waveform (2) Figure 4-6-15 Position Sensing Waveform (3) Figure 4-6-16 Position Sensing Waveform (4) # 4.6.4.2 Direct Seek Control Circuit The Direct Seek Control block diagram is shown in Figure 4-6-17 and the waveform is shown in Figure 4-6-18. When the cylinder address is specified from the control unit, the Difference Counter outputs the difference between the Next Cylinder Address Register (NCAR) and the Present Cylinder Address Register (PCAR) in binary-code. The Difference Counter seven-bit output D1 to D64 is applied to the DA Converter (DAC) which generates a voltage in proportion to the difference. If the Difference Counter has a value of 127 or above, the DAC output is maximum. As the head crosses a track, the Track Crossing Pulse is detected and then the Difference Counter decrements by one. The decrementing output of the DAC is a staircase waveform. To smooth this staircase waveform of the DAC, the Smoother signal is applied to the DAC output. The Smoother signal is a sawtooth waveform which is generated by integrating the velocity waveform at each track crossing. The Function Generator outputs a target velocity curve (Function Curve: FUNC), which is designed to keep positioning time to a minimum. The Velocity Generator circuit generates a Velocity (VEL) signal in proportion to the velocity of head movement. The Velocity signal is comprised of the position signal slope and the VCM coil current sense (CS). The difference (summing amplifier output) between the Velocity signal and Function Curve develops the Velocity Error (VER) signal. The Velocity Error signal is applied to the VCM driver circuit to move the heads to the specified track. The servo control circuit always tries to decrease the Velocity Error. As the heads approach the specified cylinder, the head movement is decelerated. When the difference is equal to or less than one and the Track Follow (TRFL) latch goes false, the Target Velocity is changed to the Position signal by enableing Position Drive (PSDR) signal. When the Velocity signal becomes very small compared to the slicing level and the Velocity-Equal-Zero (V=0) signal goes true, the seek mode is changed to Linear Mode control (Fine-servo) after 1ms. Figure 4-6-18 Direct Seek Servo Waveform # 4.6.4.3 Initial Seek/Return To Zero Servo Control The Initial Seek/Return To Zero block diagram is shown in Figure 4-6-19 Initial Seek waveform in Figure 4-6-20 and Return to Zero waveform in Figure 4-6-21. Initial Seek/Return to Zero servo control is initiated by enabling Sub-Enable (SUBEN). The direction is specified by the Forward Drive (FWDD) signal and its reference velocity is specified by the Low Speed (LSPD) signal. To generate an Initial Seek operation, the Start Pulse (STARTP) signal sets the Forward/High Speed (FWDD: true, LSPD: false) signal and the head begins to move up to speed from the Landing Zone (IGB2). When the head enters the Inner Guard Band 1 (IGB1), the speed is changed to Low Speed (LSPD: true). When the head passes through the IGB1, Position Drive (PSDR) goes true and the head movement follows the Position signal by changing the reference velocity to Position signal. When the head arrives at cylinder 0, the Velocity-Equal-Zero (V=0) signal goes true. The Linear Mode is developed when V=0 signal goes true and the Initial Seek is terminated. Return To Zero (RTZ) mode is initiated by an RTZ command from the control unit. If the RTZ command is received when the head is located on IGB2, the sequence is the same as the above-mentioned Initial Seek operation. When the head is located in the Servo Zone, the RTZ command sets Reverse/High Speed (FWDD: false, LSPD: false). The heads move toward the spindle and enter the IGB1 area. When IGB1 is detected, Reverse Low Speed (FWDD: false, LSPD: true) is set. When the heads reach IGB2, the head movement is set to Forward/High Speed (FWDD: true, LSPD: false) until IGB1 is detected again. When the head movement direction is changed from reverse to forward, the current-feedback in the velocity generator circuit is inhibited for 1ms to prevent a false velocity error voltage. The subsequent control is the same as that of the above-mentioned initial Seek operation. B03P-4580-0100A...B Figure 4-6-19 Initial Seek/RTZ Servo Block Diagram Figure 4-6-20 Initial Seek Servo Waveform Figure 4-6-21 RTZ Servo Waveform ### 4.6.4.4 Linear Mode Servo Control The Linear Mode servo block diagram is shown in Figure 4-6-22. The Position (+POS) signal is OV when the head is located on the center of the track. If the head is not on the center of the track, +POS signal develops voltage in proportion to the distance the head is off-center. Feedback of the off-center track value ensures that the head will remain located over the center of the track. This feedback signal is developed through the Low Pass Filer (LPF) to attenuate any unuseful high-frequencies and through the Phase Compensator circuit. The Integrator output of VCM current sensing is used for the Phase Compensator, and it functions as a damping factor. The offset function may be designated by the control unit to recover possible soft read errors. The Offset operation is initiated by the Offset Active (OFACT) signal from the seek control logic circuit. The value of offset is determined by the Difference signal to the DAC. The offset direction is set by the Forward Drive (FWDD) signal. During the offset operation the DAC output is applied to the summing amplifier with the position signal. Therefore, the head off-tracks by the reference voltage which is given by the DAC output. Figure 4-6-22 Linear Mode Servo Control Block Diagram ### 4.6.4.5 Retract Servo Control The Retract servo control block diagram is shown in Figure 4-6-23. The Retract operation is initiated if Retract (RTR) signal goes true, a power failure occurs, or if Emergency Retract (EMRT) signal goes true. The Retract signal controls the head movement so that the velocity sensed from the voltage output of the VCM is equal to the reference velocity. In the case of a DC power failure, the normally used power amplifier is deactivated and the retract capacitor discharges through the VCM coil. If excessive current flows through the VCM coil, the VCM Heat (VCMHT) signal turns on. When the VCMHT signal is turned on, the seek control logic issues the Emergency Retract (EMRT) signal, which breaks a relay contact supplying DC+24V to the power amplifier. After breaking the relay contact, the retract capacitor discharges through the VCM coil. Under above-mentioned conditions, the heads always return to the landing zone (IGB2) and are held there by the stopper magnet. Figure 4-6-23 Retract Servo Control Block Diagram # 4.6.5 Index/Sector/Guard Band Generate Function ## 4.6.5.1 Missing Detect As described in the Position Sensing discussion, the servo signal contains missing Sync Bits. The Servo Pulse (SVPLS) is applied to the Phase-Locked-Oscillator I (PLOI) which outputs a 2 Bit Clock. The PLOI latch (PLOLT) which is set by the leading edge of Servo Pulse and reset by the leading edge at Count 7 (CT7), is applied to a shift register and clocked by the positive going edge of the CT7 signal. The shift register outputs are decoded into decimal, and then Even Index, two Inner Guard Band (IGB1, 2) patterns and Outer Guard Band (OGB) are detected by the combination of the decoder outputs. The missing detect block diagram is shown in Figure 4-6-24 and the timing chart is shown in Figure 4-6-25 and Figure 4-6-26. VCO: Voltage Controlled Oscillator Figure 4-6-24 Missing Detect Block Diagram Figure 4-6-25 Index Detect Timing Chart Figure 4-6-26 Guard Band Pattern Detect Timing Chart # 4.6.5.2 Sector Generator The sector pattern is not written on the servo surface. The sector pulse is derived from the Presettable Byte Counter by counting a Byte clock, which is generated by the PLO II circuit synchronized with Servo Pulse. One revolution has 20,480 Byte clocks, and sector length is determined by keys on the VOFM PCB. The Index signal (2 Bytes) from the PLOI circuit enables the Preset Input to the Byte Counter. The value caused to be loaded into the Byte Counter is determined by the value of the VOFM PCB keys not turned on. For example, a 256 byte sector length is specified by turning on SW1 keys 1 to 7 and SW2 key 1. The binary value of the keys not turned on (SW2 keys 2 to 7) equals 65,280. The Index signal causes the Byte counter to be preset to 65,280. The counter is then clocked by the positive going edge of \*1/8F clock (byte clock) until it reaches 65,535 (255 byte clocks). The next \*1/8F signal would then cause a carry signal which is used as the Sector Pulse and a new preset enable to the Byte Counter. The process is repeated until the Index signal goes true. 4-82 B03P-4580-0100A...B Figure 4-6-27 Sector Generating Block Diagram Figure 4-6-28 Sector Generating Timing Chart #### 4.6.6 Head Selection A head must be selected before a read or write operation can be performed. A cylinder address is set by Tag 1 and a head address is set by Tag 2. Bus bits 7, 8 and 9 of Tag 1 determine whether the selected head is a fixed or access head. ### (1) Access Head Selection If Bus bits 7, 8 or 9 are false, the access head is selected and Fixed Head Selected (FHDSL) goes false. The subsequent Tag 2 signal sets Bus bits 0 to 3 into the Head Address Register (HAR). The HAR outputs, HAR 1, 2, 4 and 8, are applied to the Read Switch PCB (RQVM/RQWM). The signals HAR 4 and 8 are decoded into Chip Select 1, 2, 3 (CS1/CS2/CS3) and then applied to Head IC's in the Disk Enclosure. On the other hand, lower bits HAR 1, 2 are converted into ECL level (Head Select 1/2/3: HS1/HS2/HS3) and then applied to each Head IC. Through this process, the specific head is selected. A multiple chip select error is detected by an over load current of the VCC supply. # (2) Fixed Head Selection If during Tag 1 Bus bits 7, 8 and 9 are true, the fixed heads are selected and FHDSL signal goes true. Then Bus bits 0 and 1 are set in the Fixed Cylinder Address Register (FCAR 1, 2) by the leading edge of Tag 1. The subsequent Tag 2 sets Bus bits 0 to 2 in Head Address Register. HAR 1, 2, 4, FCAR 1 and 2 are applied to the Read Switch PCB and decoded into decimal 0 to 31. The decoder outputs are sent to the head select drivers, and then a specific fixed head is selected. The head select driver outputs, FHDS 00 to 31, are connected to each fixed head. If more than one fixed head is selected, Fixed Head Multi-Selected (FMLSL) signal goes true. This FMLSL signal is ORed with the multi-chip selected signal and sent to a fault detection circuit. The Head Selection block diagram is shown in Figure 4-6-29 and Figure 4-6-30. Figure 4-6-30 Head Selection Block Diagram, Sheet 2 of 2 ### 4.6.7 Read/Write Function ### 4.6.7.1 Read/Write Basic Principles When the disk is rotating at 2,964 RPM, Read/Write is performed by means of the R/W heads. The basic principles of the read/write function will be described in the following paragraphs. #### (a) Data Write During a Write instruction, a 0 or 1 is recorded by reversing the direction of the current flowing in the data head coil. When the direction of the current flowing in the head coil is reversed, the magnetic poles of the head are reversed and the direction of magnetic flux at the gap is reversed. The direction of magnetization of the surface of the disk is then reversed. Each flux reversal means that a "1" or "0" has been recorded on the disk. Figure 4-6-31 Data Write #### (b) Data Read During a Read instruction, the transitions recorded on the surface of the disk are detected by the head gap. When magnetized in the same direction continuously, no output is produced. However, when a recorded bit (180 degree flux reversal in the horizontal direction) passes under the head gap, the magnetic flux flowing in the ring and coil is reversed and an output pulse is obtained. B03P - 4580 - 0100A...C Figure 4-6-32 Data Read # (c) Principles of MFM Recording This unit uses the Modified Frequency Modulation (MFM) recording technique. The length of time required to define one bit of information is the cell. Each cell is nominally 123 ns in width (1FW or 1FR). MFM defines a "1" by writing a pulse at the half-cell time. A "0" is defined by the absence of a pulse at the half-cell time. A pulse at the beginning of a cell is clock (1 FW). However, Clock is not always written. Clock is suppressed if there will be a "1" in this cell or if there was a "1" in the previous cell. The rule for MFM recording may be summarized as follows: - 1. There is a flux transition for each "1" bit at the time of the "1". - 2. There is a flux transition between each pair of "0" bits. - 3. There is no flux transition between the bits of a "10" or "01" combination. Figure 4-6-33 MFM Coding ### 4.6.7.2 Write Operation The write circuit block diagram is shown in Figure 4-6-34. The servo data written on the servo surface of the disk are read by the servo head and the PLOI circuit generates 1 Byte clock,\* which is applied to the PLOII circuit. The PLOII circuit develops 1 bit cell PLO1F. The PLO1F is input to the VFO. The VFO is synchronized with this signal and generates a frequency double the PLO1F frequency, then outputs VFO1F and VFO2F. VFO1F and VFO2F are sent to the write compensator (W.C.P.) and VFO1F is also sent to the control unit as the 1F write clock. The control unit must use this write clock in generating the write data. A head must be selected before writing. When a write instruction is sent from the control unit and the write clock and write data synchronized with the 1F write clock are sent, they are input to a FF through a receiver. The phase of the WRITE DATA is compensated and the data is input to the write compensator. The write compensator converts the NRZ data (WD) to MFM data pulses (\*WDP) and compensates its phase. \*WDP is input to a FF where it becomes MFM data. This MFM data is sent to the write driver. When Access Head Select (AHDSL) goes true, the write data passes through the Read/Write Bus Switch, and is applied to Head IC (HIC) chips as DX and DY signals. The write current is supplied to the selected HIC chip through a write current 1/2/3 (WC1/WC2/WC3) line. A Head Address line, HAR 1, changes the write current depending on whether the selected head is even or odd. A head closer to the spindle receives less current because the bit density is higher. On the other hand, when a fixed head is selected, the Write Current drives the Write Data Driver with a constant current. One fixed head functions to write data on a specified track. \* The PLOI VCO output is a 2 bit clock ( $\frac{1}{2}$ F). This output is applied to a counter which generates a variety of outputs among which is 1 Byte Clock. 4-90 B03P - 4580 - 0100A...C # 4.6.7.3 Write Compensation and MFM Coding When the bit density (BPI) is high on a disk surface, and a read operation is performed, a peak shift phenomenon appears, which tends to widen the narrow part of the bit spacing because of mutual magnetic interference of the bits. Therefore, when such a phenomena appears, reading of the data will deviate from the correct bit spacing, causing errors. The write compensation circuit measures this peak shift beforehand so that the data is written by shifting the peak in the opposite direction of the peak shift appearing during the read operation. The NRZ write data sent from the controller is synchronized by the write clock and then enters this circuit. The two clocks VFO2F and VFO1F from the VFO also enter this circuit and the write data synchronized by the above write clock is again synchronized to the VFO1F clocks. The NRZ write data is converted to MFM write data and is simultaneously preshifted for write compensation by this circuit. When the variable length sector format is used, the Address Mark (DC erase) is written by this circuit so that write data pulses do not appear. The block diagram and timing charts are given in Figure 4-6-35 and Figure 4-6-36 and Figure 4-6-37. The truth table is given in Table 4-6-1. Figure 4-6-35 Write Compensation and MFM Coding Block Diagram Figure 4-6-36 Write Compensation and MFM Coding Timing Chart MFM write data/clock is early/on time/late depending on the contents in the shift register as shown in Table 4-6-1. MFM write data pulse follows contents of the shift register on Bit 1 status. Table 4-6-1 Write Compensation and MFM Truth Table | SHI | SHIFT REGISTER STATUS | | | V | VRITE CO | MFM | | | |------|-----------------------|------|------|-----|----------|-----|-----|-----| | віто | BIT1 | BIT2 | ВІТЗ | EYP | ОТР | LTP | CLP | DTP | | 1 | 0 | 0 | * | 1 | 0 | 0 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | 0 | 1 | * | | 1 | 0 | 0 | o | 1 | | 1 | 1 | 1 | * | 0 | 1 | 0 | 0 | 1 | | 1 | 1 | 0 | * | 0 | 0 | 1 | 0 | 1 | Figure 4-6-37 Write Compensation Shift # 4.6.7.4 Read Operation A Read operation is initiated by enabling Tag 3 and Bus 1 (Read Gate: RG); however, the read analog circuit is enabled by disabling Write Enable (WENB). In the case of the Read Switch PCB with the fixed head functions (RQVM, PCB), when the access head is selected, the read preamplifier (Head IC: HIC) in the Disk Enclosure is activated after a write operation. The DX, DY HIC outputs are applied to the Read/Write Bus Switch circuit, amplified, and sent to the Multiplex Amplifier (refer to Figure 4-6-38). B03P - 4580 - 0100A...C 4-95 Figure 4-6-38 Read/Write Bus Switch On the other hand, when a fixed head is selected, the magnetic field flux transitions are sensed by the head coil and then applied to the Fixed Head Preamplifier through a Diode Matrix circuit. The Fixed Head Preamplifier output (ten amplifications) is applied to a Low Pass Filter (LPF) to attenuate unuseful high frequency noise, and then applied to the Multiplex Amplifier. In the case of Read Switch PCB without the fixed head functions (RQWM PCB), the DX. DY signals are amplified by ten amplifications and sent to LPF circuit. The output of the Read/Write Bus Switch (without fixed head functions) or the Multiplex Amplifier (with fixed head functions) is applied to an LPF circuit to attenuate the unuseful high frequency noise, and sent to the Automatic Gain Control (AGC) circuit. The AGC circuit develops the control voltage to the AGC amplifier and holds AGC output amplitude (280 mVp-p) at a constant level. The output of the AGC amplifier is amplified by ten amplifications (2.8Vp-p), and then sent to the Pulse Shaper circuit. After going false at WENB, the read circuit is activated; however, a read-transient which is caused by the DC unbalance of the read pre-amplifier will occur. WENB signal squelches this read transient (refer to Figure 4-6-39). Figure 4-6-39 AGC Squelch Function In the Variable Soft Sector mode, the Address Mark (AM) which is a DC-erased 3 Byte area is used for the beginning of sectors. When the control unit issues an AM-Read (Tag 3 — Bus 1 — Bus 5) command, the AM-Search (AMSH) signal goes true and surppresses the AGC output amplitude to avoid mis-detection of an AM caused by external or media noise in the DC-erased area (refer to Figure 4-6-40). Figure 4-6-40 AM Search on Read Signal The analog to digital convertor circuit, which is called a Pulse Shaper, has two fundamental circuits. One is a Differentiator circuit which differentiates the AGC output signal and then converts the peaks (flux transisitions) into zero-crossing signals. The other is an Integrator circuit which AC-slices the AGC output signal (floating slice) and then generates the data window for the MFM read data pulse. The block diagram is shown in Figure 4-6-41 and the detail timing chart is shown in Figure 4-6-42 and 4-6-43. The output of the analog to digital convertor which is Raw Read Data (RRD 1/2), is sent to the VFO circuit. Figure 4-6-41 Analog Read Data Block Diagram Figure 4-6-42 Read Data Analog to Digital Block Diagram Figure 4-6-43 Read Data Analog to Digital Timing # 4.6.7.5 PLO/VFO # (1) General The PLO $\,\mathrm{II}$ (Phase-Locked-Oscillator) develops a bit clock which is synchronized with the 2 Bytes clock from the PLO I circuit. The PLO II output signal, PLO1F, is applied to the VFO (Variable Frequency Oscillator) circuit during a not-read operation. The VFO circuit synchronizes with a PLO1F signal from the servo track during a not-read operation and with the Raw Data signal from a data track during a read operation. The PLO/VFO block diagram is shown in Figure 4-6-44. ## (2) PLO II The PLO II circuit develops a bit clock which is synchronized with the 2 Bytes clock from the PLO I circuit. The PLO II generates a bit clock PLO1F signal and timing clocks CLK1 and CLK2 for the VFO timing control circuit. The functional block diagram is shown in Figure 4-6-45. Figure 4-6-44 PLO/VFO Block Diagram - (1) VCO oscillates at 8.1MHZ when there is no input signal. (Vc=0V) - (2) When the 988ns monostable multivibrator is triggered by the positive-going edge of the 2B clock, the PHASE COM-PARATOR LATCH is simultaneously set. - (3) The VCO output is divided to 1/16F by a COUNTER, and the PHASE COMPARATOR LATCH is reset by its Reading edge. - (4) PHASE COMPARATOR compares PLO SS and PLO LATCH and changes the control voltage Vc so that the phase is locked. - (5) PLO FAST SYNC is used to make the loop gain of the PLO signal high, the pull-in range large and shorten the pull-in time. Figure 4-6-45 PLO Circuit Block Diagram - (3) Detailed description of PHASE COMPARATOR The PHASE COMPARATOR compares PLO SS and PLO LATCH and locks the phase by changing the control voltage Vc by means of the compared result. - (a) Phase Lock When the phases are locked, both INC FRQ and DEC FRQ are 0. Figure 4-6-46 Phase Locked Timing Chart (b) PLO phase leading When the phase of the PLO is leading, the DEC FRQ output appears and the VCO operating frequency is lowered. Figure 4-6-47 Timing chart when the phase of the PLO is leading (c) PLO phase lagging When the phase of the PLO lags, INC FRQ output appears and the VCO operating frequency is raised. Figure 4-6-48 Timing chart when the PLO phase lags (4) Generation of timing clocks (CLK1, CLK2) The frequency of the PLO1F output of the VCO is gradually divided to 1/2F, 1/4F, 1/8F and 1/16F by a counter. The CLK1 and CLK2 signals are generated by combining the signals of these frequencies. The timing chart is shown in Figure 4-6-49. Figure 4-6-49 CLK1/CLK2 Generation Timing # (5) VFO and DATA SEPARATOR During DATA READ, the VFO is locked to the phase of the RAW DATA read from the disk. At other times, it is locked to the PLO output. The synchronizing principle is the same as that of the PLO. The output of the VFO is locked to the input at a frequency of twice that of one bit cell. The DATA SEPARATOR separates the DATA from the RAW DATA (MFM pulses) and converts it to NRZ READ DATA. The VFO increases the loop gain of the system, to widen the pull-in range, and to shorten the pull-in time by using the LOCK TO DATA signals. Moreover, Read gate goes true, for instance, in gap 1 where all "0" are written. The DATA WINDOW (signal 1FA or 1FB generated by counting down the output 2F of the VFO) is phase-adjusted using the Lock To Data signal so that the demodulated data is all "0". Furthermore, TIME MARGIN measurements can be performed by changing the monostable multivibrator MS2. The block diagram and timing chart are given in Figure 4-6-50 and Figure 4-6-51. Figure 4-6-50 VFO and DATA SEPARATOR Block Diagram Figure 4-6-51 VFO and DATA SEPARATOR Timing Chart ## (6) VFO Control The VFO Control circuit controls the input to the VFO circuit, that is, the PLO output PLO1F or recovered read data, RAWDT, also generates VFO Fast Synchronization (VFOFS) for faster VFO synchronization with the input signal RAWDT or PLO1F. In the start-up sequence, when the Start Pulse (STARTP) is applied to the Seek Control circuit, Initial Seek (INSK) is initiated and the heads move towards the servo zone. From the leading edge of INSK to the going false of IGB2 detect, PLO Fast Synchronization (PLOFS) is applied to the PLO II circuit on the VOFM PCB. PLOFS enables faster syncrhonization of the PLO circuit with 2B clock and also initiates the PLO counter. The Initial Seek completion sets Linear Mode (LNMD), and also VFO Lock (VFOLK) to enable the synchronization of the VFO circuit. The leading edge of VFOLK triggers the VFO Fast Synchronization (VFOFS) one-shot (11.3 $\mu$ s). VFOFS sets the PLO Latch so that the PLO output PLO1F is applied to the input of the circuit and also activates faster synchronization of the VFO circuit. When the heads are retracted to the Landing Zone, VFOLK is reset to disable the synchronization of the VFO circuit. The timing chart of Initial Seek VFO control is shown in Figure 4-6-52. When an RTZ command is issued to the unit, RTZ Enable (RTZE) is set and VFOLK is reset. The completion of an RTZ operation activates the LNMD signal, VFOLK and VFOFS signals. The timing chart of an RTZ vfo control is shown in Figure 4-6-53. During a non-read operation, the VFO circuit synchronizes with the PLO output, PLO1F, and generates VFO clock (VFOCLK). In Hard Sector mode, at the beginning of a read operation, Read Gate is applied to the RG True Detect circuit after 4-bits and is clocked by the trailing edge of the 1-Byte clock, CLK1. Rise Read Gate (RRG) signal, which is an output of the RG True Detect circuit, is applied to a 3-Byte Shift Register and then its output presets Twelve on the Lock-To-Data counter to generate a 4-Byte Lock-To-Data (LDATA) signal. The LDATA signal is sent to the VFO Latch circuit on the VOFM PCB so that the VFO circuit synchronizes with RAWDT. On the other hand, for Variable Soft Sector mode, the Rise AM Found (RAMF) signal sets the Lock To Data Counter to generate the LDATA signal. Refer to Figure 4-6-54. At the end of Read Gate, a 1-Byte Fall Read Gate (FRG) is detected and applied to the Lock To PLO Counter to generate a 4-Byte Lock To PLO (LPLO) signal. The LPLO signal is sent to the VFO Latch circuit on the VOFM PCB so that the VFO Circuit synchronizes with PLO1F. LDATA and LPLO signals are converted into the VFO Fast Synchronize (VFOFS) signal and applied to the VFO Filter circuit to decrease the time constant of the Filter. This promotes faster synchronization of the VFO circuit with RAWDT or PLO1F. The VFO control block diagram and timing chart are shown in Figure 4-6-54 and 4-6-55 respectively. Figure 4-6-53 VFO Control During RTZ Operation Note: All functions are included on the CMKM PCB. Figure 4-6-54 VFO Control Block Diagram Figure 4-6-55 VFO Control During Read/Write Operation #### 4.6.8 Fault and Error Detection #### 4.6.8.1 General The faults and errors are interpreted by the unit. These conditions are sent to the control unit and displayed on the Maintenance Aid LED's on the PCB chassis. # 4.6.8.2 Device Check Register If an error sets the Device Check (Fault) Register on the unit, the Device Check line is enabled to the control unit, the Maintenance Aid Display is lit by Tag Decode 1 and the write circuit is inhibited. Each register output is designated by the following six statuses: - (1) Control Check 1 (Status 0) - (RG+WG) · (URDY) - AHDSL · UNSQ · (RG+WG) - (OFACT+AHTAG1) · (UNSQ+URDY+SKERR) - URDY · RTZ - (2) Control Check 2 (Status 1) - WG · (RG+OFACT+SKERR) - (3) Read/Write Check 1 (Status 2) - AHDSL · ONCYL· WG - VCMHT (VCM Over-heat) - INTMOT (Initial Seek Time Out) - (4) Read/Write Check 2 (Status 3) - WG · WECHO+WG · WECHO - (5) Read/Write Check 3 (Status 4) - WG · FPTD - (6) Read/Write Check 4 (Status 5) - (WG+RG) · MLTSL The Device Check status is cleared by any of the following: - Check clear key on the optional operator panel - Check clear key on the PCB chassis - Device check clear signal from the control unit. ## 4.6.8.3 Seek Check Latch If a seek malfunction has occured in the unit, the malfunction will set the Seek Check Latch, enable the Seek Error (SKERR) line to the control unit, and light the Maintenance Aid Dispay by Tag Decode 3. Each latch output is designated by one of the following six statuses: - (1) Seek Check 0 (Status 0) - Time-out in Direct or RTZ seek - (2) Seek Check 1 (Status 1) - Any Guard Band in Direct Seek - (3) Seek Check 2 (Status 2) - Any Guard Band in Linear mode - (4) Seek Check 3 (Status 3) - OGB in Go To Zero mode - (5) Seek Check 4 (Status 4) - Linear mode is lost during Settling Time - Over track-crossing-pulse in Settling Time - (6) Seek Check 5 (Status 5) - Illegal cylinder address. # Section 5 **Trouble Shooting Guide** # 5. TROUBLE SHOOTING GUIDE #### 5.1 INTRODUCTION This section will be contain trouble shooting flow charts according to the error status on the disk unit and control unit. Note: It is recommended that before any operations, maintenance personnel read carefully Section 6 Maintenance and fully understand the details of the procedures and tools required. Inspect each item in this list before applying power to the unit after installation. - 1. Ensure that the AC line conditions satisfy the unit requirements. - 2. If the control unit does not utilize Pick/Hold power sequencing lines, select "Local" mode on the power supply unit. - 3. Inspect interface cables to ensure pin 1 on the cable goes to pin 1 of the connect both at the unit and control unit. - 4. If the unit is in daisy chain with another unit, make sure the last unit has a Line Terminator (LTN) installed. - 5. Ensure that the actuator lock is in the "OFF" position. - 6. Ensure that the spindle drive motor lock is in the "OFF" position. - 7. Ensure that the motor pulley and belt tension are correct per the AC line frequency. - 8. Ensure that the spindle grounding plate (anti-static brush) is properly positioned. - 9. Ensure that the proper logical unit number (LUN) of the unit is selected on the PCB and that each LUN is unique to only one unit. - 10. Ensure that Hard/Soft sector mode is selected per the system configuration. - 11. In the case of Hard Sector (fixed sector length), ensure that the correct sector count is set on the VOFM PCB. - 12. Ensure that Tag 4/5 Enable/Disable per the system configuration. - 13. Ensure that all PCB assemblies are firmly seated. ### **5.2 ERROR STATUS** The disk unit and/or the control unit will issue the following statuses. Table 5-2-1 Error Status | NOT READY | NOT READY status results it disk drive is not ready. | |----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | DEVICE CHECK DEVICE CHECK status indicates a fault condition has occurred in the unit. | | | SEEK ERROR | SEEK ERROR status results it a seek error has occurred in seek operation. | | READ ERROR | READ ERROR status results it a data error has occurred in read operation. | | AM MISSING | AM MISSING status indicates that AM (Address Mark) has not found in AM read operation. | Maintenance Personnel can see the unit status on the Maintenance Aid Display at the rear of the PCB chassis in the unit. Each status is defined by decoding status tags (0 to 3) as shown in Table 5-2-2. Table 5-2-2 Maintenance Aid Display | Tag Decode | Tag Decode 0 | Tag Decode 1 | Tag Decode 2 | Tag Decode 3 Seek Check | | |------------|---------------------------------|--------------------|-----------------------------------|-----------------------------|--| | Status | Not Ready | Device Check | Unit Normal | | | | Status 0 | Power Ready | Control Check 1 | Unit Selected | Seek or RTZ<br>Time Out | | | Status 1 | Channel Ready | Control Check 2 | Control Check 2 Fixed Sector Mode | | | | Status 2 | Speed OK | Read/Write Check 1 | On Cylinder | Linear Mode<br>Guard Band | | | Status 3 | Start 1 | Read/Write Check 2 | File Protected | RTZ Outer<br>Guard Band | | | Status 4 | Start 2 Read/Write Check 3 Busy | | Over Track<br>Crossing Pulse | | | | Status 5 | Initial Seek Time<br>Out | Read/Write Check 4 | Access-Head selected | Illegal<br>Cylinder Address | | | Condition | URDY | URDY-DVCK | URDY,DVCK.<br>SKERR | URDY.DVCK.<br>SKERR | | The trouble shooting guide is provided with the Error Code which is defined by the Maintenance Aid Display LED's. Each error code is represented in hex, in which TG2 is MSB (Most Significant Bit) and STO is LSB (Least Significant Bit). The error codes are shown in Table 5-2-3. Table 5-2-3 Error Code | Unit Status | Error Code | TG2 | TG1 | ST5 | ST4 | ST3 | ST2 | ST1 | ST0 | Error/Fault | |------------------------|------------|-----|-----|-----|-----|-----|-----|-----------|-----|----------------------------| | Not Ready | 00/02 | 0 | 0 | 0 | 0 | 0 | 0 | (*2)<br>X | 0 | Not Power Ready | | | 01/03 | 0 | 0 | 0 | 0 | 0 | 0 | Х | 1 | Not Speed OK | | | 05/07 | 0 | 0 | 0 | 0 | 0 | 1 | Х | 1 | Not GBENB | | Status | OD/1F | 0 | 0 | 0 | 0 | 1 | 1 | х | 1 | Not START | | | 1D/1F | 0 | 0 | 0 | 1 | 1 | 1 | x | 1 | Not STARTP | | | 3D/3F | 0 | 0 | 1 | 1 | 1 | 1 | х | 1 | Initial Seek Time Out (*1) | | Device Check<br>Status | 41 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | Control Check 1 | | | 42 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | Control Check 2 | | | 44 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | Read/Write Check 1 | | | 48 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | Read/Write Check 2 | | | 50 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | Read Write Check 3 | | | 60 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Read/Write Check 4 ~ | | | C1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | Seek or RTZ Time Out | | | C2 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | Seek Guard Band | | Seek Check<br>Status | C4 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | Linear Mode Guard Band | | | C8 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | RTZ Outer Guard Band | | | D0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | Over Track Crossing Pulse | | | EO | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Illegal Cylinder Address | <sup>\*1)</sup> Error Code "3F" activates DVCK status, which is issued to the control unit and lights the DVCK LED on the optional front panel. <sup>\*2) &</sup>quot;X" is irrelevant. ## **5.3 TROUBLE SHOOTING SYMBOL** The trouble shooting flow chart contains the procedures to pursure trouble causes starting from an error status. The following conventions are provided to aid understanding the symbols used in this trouble shooting flow charts as shown in Table 5-3-1. Table 5-3-1 Symbol of Flow Chart | Symbol | Description | | | | | | |--------|----------------------------------------------------------------------|--|--|--|--|--| | | Terminals. Starting point of the trouble. | | | | | | | | Decision, go ahead according with YES or NO. (Reference test point.) | | | | | | | 0 | Connector, go ahead same-numbered symbol in same sheet. | | | | | | | | Connector, go ahead same-numbered symbol in another sheet. | | | | | | | | Process | | | | | | # **5.4 TROUBLE SHOOTING FLOW CHART** In this paragraph, the following flow charts are provided. Fig. 5-4-1 Not Ready Fig. 5-4-2 Device Check Fig. 5-4-3 Seek Error Fig. 5-4-4 Read Error Fig. 5-4-5 AM Missing (for only Soft Sector) Figure 5-4-1 Not Ready Flow Chart (Sheet 1 of 6) From Sheet 1 Figure 5-4-1 Not Ready Flow Chart (Sheet 2 of 6) Figure 5-4-1 Not Ready Flow Chart (Sheet 3 of 6) Figure 5-4-1 Not Ready Flow Chart (Sheet 4 of 6) Figure 5-4-1 Not Ready Flow Chart (Sheet 5 of 6) Figure 5-4-1 Not Ready Flow Chart (Sheet 6 of 6) B03P - 4580 - 0100A...C 5-9 Figure 5-4-2 Device Check Flow Chart (Sheet 1 of 6) Figure 5-4-2 Device Check Flow Chart (Sheet 2 of 6) Figure 5-4-2 Device Check Flow Chart (Sheet 3 of 6) Figure 5-4-2 Device Check Flow Chart (Sheet 4 of 6) Note: FPT (file-protect) switches are located on the front panel and the PCB chassis. Figure 5-4-2 Device Check Flow Chart (Sheet 5 of 6) Figure 5-4-2 Device Check Flow Chart (Sheet 6 of 6) Figure 5-4-3 Seek Error Flow Chart (Sheet 1 of 7) Figure 5-4-3 Seek Error Flow Chart (Sheet 2 of 7) Figure 5-4-3 Seek Error Flow Chart (Sheet 3 of 7) Figure 5-4-3 Seek Error Flow Chart (Sheet 4 of 7) Figure 5-4-3 Seek Error Flow Chart (Sheet 5 of 7) Figure 5-4-3 Seek Error Flow Chart (Sheet 6 of 7) Figure 5-4-3 Seek Error Flow Chart (Sheet 7 of 7) Note: AA is Address Area. DA is Data Area. Figure 5-4-4 Read Error Flow Chart (Sheet 1 of 7) Note: One chip has four heads. CS 1: HD0 to 3 2: HD4 to 7 3: HD8 and 9 Figure 5-4-4 Read Error Flow Chart (Sheet 2 of 7) Figure 5-4-4 Read Error Flow Chart (Sheet 3 of 7) Figure 5-4-4 Read Error Flow Chart (Sheet 4 of 7) Figure 5-4-4 Read Error Flow Chart (Sheet 5 of 7) Figure 5-4-4 Read Error Flow Chart (Sheet 6 of 7) Figure 5-4-4 Read Error Flow Chart (Sheet 7 of 7) Figure 5-4-5 AM Missing Flow Chart # Section 6 Maintenance #### 6. MAINTENANCE ## **6.1 INTRODUCTION** This section covers on maintenance of the unit, and is divided into General Precaution, Preventive Maintenance, Maintenance Equipment, Parts Replacement and Adjustment, and Electrical Checks and Adjustment items. #### **6.2 GENERAL PRECAUTIONS** #### 6.2.1 Power ON/OFF - Check the operating condition of the device before turning the power on and off. - (2) Before turning the power on after maintenance, check that all the printed-circuit boards are mounted in the correct position. ## 6.2.2 PCB Assembly and Connector Removal - (1) Always turn the power off before removing and inserting printed-circuit boards and connectors. - (2) Always insert the printed-circuit boards along the printed-circuit board guide. #### 6.2.3 Parts Replacement - (1) Use screwdrivers, wrenches, and other tools matched to the size of the screws and bolts. - (2) Do not leave removed screws in the device. - (3) Tighten all the screws securely. #### **6.2.4** Others - (1) Use test equipment that has been correctly calibrated. - (2) Always record the data and its processing for later reference when trouble occurs. ## **6.3 MAINTENANCE TOOLS AND EQUIPMENT** Table 6-3-1 Maintenance Tools and Equipment | Tool and equipment | Model | |---------------------------|---------------------------------| | Oscilloscope | TEKTRONIC 475, or equivalent | | Oscilloscope probe (X10) | TEKTRONIX P6053B, or equivalent | | Digital multimeter | | | PCB extender | B16B-3190-0010A | | Screwdriver | | | Hexagon Wrench | 3mm | | Wrench or crescent wrench | | #### **6.4 PREVENTIVE MAINTENANCE** No special preventive maintenance is necessary. # 6.5 MECHANICAL PARTS REPLACEMENT AND ADJUSTMENT When replacing mechanical parts, always lock the spindle and actuator. #### 6.5.1 Disk Enclosure The disk enclosure (DE) is attached to the sub-frame with three nuts. To replace the DE, proceed as follows: B03P - 4580 - 0100A...C 6-1 Figure 6-5-1 Disk Enclosure Replacement # (A) Removal - (1) Remove grounding plate between gate shelf and sub-shelf of unit. (Top side) - (2) Disconnect wiring (CN2, CN3 and CN5) from the gate shelf. - (3) Lock actuator. (Refer to 3.4.4) - (4) Remove belt in accordance with 6.5.4. - (5) Remove three nuts shown in Fig. 6-5-1 from rear of sub-frame. - (6) Remove DE by lifting it slowly, being careful not to damage any of the wires. Note: Be careful not to lose disk enclosure isolating bushing (polyacetal: white) threaded part when replacing disk enclosure. ## (B) Installation - (1) Fasten Disk Enclosure to the sub-frame as illustrated in Fig. 6-5-2. - (2) Install belt in accordance with para. 6.5.4. - (3) Unlock acutator (See para. 3.4.4). - (4) Fasten connectors (CN2, CN3, CN5) coming from disk enclosure. - (5) Install grounding plate between gate shelf and sub-shelf of the unit. Note: After DE replacement, the adjustments of SDIM PCB assembly are required as described in 6.6.3.1 to 6.6.3.3. ### 6.5.2 Spindle Drive Motor The spindle drive motor is fastened to the sub-frame. To replace this motor, proceed as follows: Figure 6-5-3 Disk Drive Motor Replacement #### (A) Removal - (1) Disconnect motor cable from TRM2. - (2) Remove belt in accordance with para. 6.5.4. - (3) Remove E-type snap ring shown in Fig. 6-5-3, and pull out the motor from shaft. ## (B) Installation - (1) Install motor, and fasten it to shaft with E-type snap ring shown in Fig. 6-5-3 - (2) Install belt in accordance with para. 6.5.4. - (3) Connect motor cable by terminal numbers of TRM2. #### 6.5.3 Motor Pully Replacement To replace the motor pulley and change from 60Hz to 50Hz, proceed as follows: Refer to Fig. 6-5-4. - (A) Removing motor pulley - (1) Remove belt in accordance with para. 6.5.4. - (2) Loosen and remove two screws A. - (3) Insert removed screws A into threaded holes in holder, and remove the holder by tightening screws alternately. - (4) After removing holder, remove pulley from motor shaft. See Fig. 6-5-4. - (B) Installing motor pulley - (1) Check line frequency. Large diameter of pulley is for 50Hz and small diameter is for 60Hz. Refer to Pulley Label. - (2) Insert the pulley onto shaft with specified frequency side on top, and push the pulley until it butts against "A" surface of shaft. - (3) Then insert holder onto taper of pulley, making sure that taper of holder matches taper of pulley, and align screw holes of pulley with unthreaded holes of holder. - (4) Pass screws A through holes of holder and fasten the pulley to motor shaft by tightening screw "A" alternately. - (5) Insert belt in accordance with paragraph 6.5.4. Belt must be at center of pulley when it is rotating. B03P - 4580 - 0100A...C Figure 6-5-4 Motor Pulley Replacement B03P - 4580 - 0100A...C 6-5 ### (C) Readjustment of belt tension After changing the motor pulley to meet a different power line frequency, make it a rule to readjust belt tension. Tension adjustment label is located beside the side of the slider (see Fig. 6-5-5). Adjust belt tension with screw "D" so that the rear edge of the slider is aligned to proper reference line of tension adjustment label. According to power line frequency and type of device installation, there are four setting positions (reference lines). The relation between installation position and line frequency are shown on pulley label put on motor cover. Pulley label is shown in Fig. 6-5-6. Figure 6-5-5 Belt Tension Adjustment TENSION MARK | 50H 60H | DEVICE IS INSTALLED HORIZONTALLY. | |---------|-----------------------------------| | 50V 60V | DEVICE IS INSTALLED VERTICALLY. | Figure 6-5-6 Pulley label #### 6.5.4 Belt Replacement To replace belt proceed as follows: - (A) Removing belt - (1) Loosen screws "B" (2) and remove screws "C" (2) shown in Fig. 6-5-7, and remove spindle cover and motor cover. - (2) Lock spindle (see para. 3.4.3). - (3) Loosen belt by loosening screw "D" of Fig. 6-5-6 with a hexagon wrench, and remove belt. Figure 6-5-7 Belt Replacement - (B) Installing belt - (1) Position the belt, and adjust belt tension. Adjust belt tension with screw "D" so that the rear of slider is aligned to the correct line on the tension adjustment label as shown in Fig. 6-5-5. - (2) Unlock spindle (see para. 3.4.3). - (3) Adjust spindle grounding in accordance with para. 6.5.5. - (4) Install motor cover and spindle cover. ## 6.5.5 Spindle Grounding Plate (Anti-static Brush) To replace and adjust spindle grounding plate proceed as follows (see Fig. 6-5-7). - (A) Replacement - Spindle grounding plate is replaced by removing screw "E" (2). - (B) Installation and adjustment - Confirm that the center of the spindle shaft is at the center of the spindle grounding contact, and tighten spindle grounding plate. B03P-4580-0100A...B Figure 6-5-8 Spindle Grounding Plate Replacement and Adjustment ## 6.5.6 Speed Transducer The speed transducer is used to detect the speed by detecting the projection attached to the spindle pulley. - (A) Removal - (1) Remove disk enclosure as described in para. 6.5.1. - (2) Loosen screw "F" (2) shown in Fig. 6-5-9, and remove holder plate. At this time, also remove the speed transducer assembly. - (3) Loosen screw "G" (2), and replace the speed transducer assembly. Figure 6-5-9 Speed Transducer ## (B) Installation - (1) When installing the speed transducer, adjust so that it does not touch the pulley and projection. Refer to Fig. 6-5-9. Moreover, center of the speed transducer must be facing center of spindle. After adjustment, retighten screws. - (2) Fasten Disk Enclosure to sub-frame as described in 6.5.1. - (3) Rotate the spindle pulley by hand in proper direction and ensure that projection of the pulley does not contact the speed transducer. Also ensure that there is a gap (about 0.5mm) between the speed transducer and belt when the belt is shifted up to the speed transducer. # 6.5.7 Blower Replacement The blower is installed on the bottom, front of the sub-frame, and blows air through a duct in the sub-frame to cool the sub-frame, PCB assemblies and motor. To replace the blower, proceed as follows: - (A) Removal - (1) Disconnect blower cable from TRM3. - (2) Remove screws "H" (4), and remove blower. Figure 6-5-10 Blower Replacement # (B) Installation - (1) When installing blower, be sure that outlet of blower is pushed tightly against duct so that there is no air leakage. - (2) Connect blower cable by matching numbers on wires to terminal numbers of TRM3. # 6.5.8 Brake Relay Replace relay by removing holder. Remove holder by pulling it in directions of arrows in Fig. 6-5-11. Figure 6-5-11 Replay Replacement # 6.6 PCB ASSEMBLY REPLACEMENT/ADJUSTMENT # 6.6.1 PCB Assembly Arrangement The following Printed Circuit Board assemblies are mounted in the PCB chassis. To remove these PCB's, remove the top cover of the PCB chassis by loosening to screws, and then pull the levers on the PCB assemblies. The PCB arrangement of the FDU M228X is shown in Table 6-6-1. Table 6-6-1 PCB Arrangement | | M2282<br>M2280<br>M2283<br>M2284 | M2286<br>M2289<br>M2287<br>M2288 | Function | |-------------|----------------------------------|----------------------------------|--------------------| | PCB Chassis | RQVM | RQWM | Read/Write Circuit | | | SD | IM | Servo Circuit | | PCB Chassis | СМІМ | | Seek Control | | FCB Chassis | VOFM | | PLO/VFO | | | СМКМ | | Interface Control | # 6.6.2 Test Point Arrangement on the PCB Each PCB assembly is provided with test points and potentiometers to check and/or adjust the circuit functions. ### (1) RQVM/RQWM PCB The test points and potentiometers are located on the RQVM/RQWM PCB assembly as shown in Fig. 6-6-1. Note: No Adjustments are required when the PCB is replaced. Figure 6-6-1 RQVM/RQWM PCB Test Points B03P-4580-0100A...B Table 6-6-2 RQVM/RQWM PCB Test Points | TD No. | Abbreviation | Signal Name | Schematic<br>Page Code | |-------------|--------------|-------------------------|------------------------| | 1 | *DIGLT | Diag Latch | EA1 | | 2 | Not Used | _ | _ | | 3 | PLSH 1 | Pulse Shaper 1 | EA2 | | 4 | PLSH 2 | Pulse Shaper 2 | EA2 | | 5 | SMPCK | Sample Clock | EA2 | | 6 | RAWDT 1 | Raw Data 1 | EA2 | | 7 | RAWDT 2 | Raw Data 2 | EA2 | | 8 | INTLT 1 | Integrator Latch 1 | EA2 | | 9 | INTLT 2 | Integrator Latch 2 | EA2 | | 10 | DFROT 1 | Differentiator Output 1 | EA2 | | 11 | DFROT 2 | Differentiator Output 2 | EA2 | | 12 | AGCOT 1 | AGC Output 1 | EA2 | | 13 | AGCOT 2 | AGC Output 2 | EA2 | | 14<br>(CH1) | PROT 1 | Pre-Amp. Output 1 | EA2 | | 15<br>(CH2) | PROT 2 | Pre-Amp. Output 2 | EA2 | | 16 | MLTSL | Multi-Selected | EA3 | | 17 | PWRDY | Power Ready | EA3 | | 18 | AHWC A | AHD Write Current A | EA1 | | 19 | AHWC B | AHD Write Current B | EA1 | | 20 | *UNSF | Unsafe | EA1 | | 21 | Not Used | _ | | | 22 | FHPRT | FHD Protect | EB1 | | 23 | FHWC A | FHD Write Current A | EB1 | | 24 | FHWC B | FHD Write Current B | EB1 | | 25 | *SQCHG | Squelch Gate | EA2 | The RQVM/RQWM PCB assembly is provided with two/one potentiometers, however, no adjustments are required when the PCB is replaced. Each potentiometer function is shown in Table 6-6-3. Table 6-6-3 RQVM/RQWM Potentiometer Function | Pot No. | Function/Adjustment | Reference TP | |---------|---------------------------|----------------| | RV1 | Access Head Write Current | TP18/TP19 | | *RV3 | Fixed Head Write Current | TP22/TP23/TP24 | <sup>\*</sup> This potentiometer is for only, RQVM, however, is not adjustable in field. # (2) SDIM PCB The test points, potentiometers, and switches are located on SDIM PCB assembly as shown in Fig. 6-6-2. Figure 6-6-2 SDIM PCB Test Points Each test point function is shown in Table 6-6-4. Table 6-6-4 SDIM PCB Test Points | TP No. | Abbreviation | Signal Name | Schematic<br>Page Code | |--------|--------------|----------------------|------------------------| | 1 | SERVO | Servo Signal | CA1 | | 2 | ODG | Odd Gate | CA3 | | 3 | EVG | Even Gate | CA3 | | 4 | AGC | AGC Control | CA1 | | 5 | ODP | Odd Peak | CA3 | | 6 | EVP | Even Peak | CA3 | | 7 | +POS | Position Signal | CA3 | | 8 | VCX1 | Control Voltage 1 | CA2 | | 9 | Not Used | _ | _ | | 10 | SVPWD | Servo Pulse Window | CA1 | | 11 | SVSLT | Servo Slice Out | CA1 | | 12 | SVPL | Servo Pulse | CA1 | | 13 | PLOSS | PLO Single Shot | CA1 | | 14 | PLOLT | PLO Latch | CA2 | | 15 | 1/8 F | 1/8 Frequency | CA2 | | 16 | EIX | Even Index | CA2 | | 17 | TRFL | Track Follow | CB1 | | 18 | TXPL | Track Crossing Pulse | CB1 | | 19 | DRLM | Drive Linear Motor | CB1 | | 20 | FWDD | Forward Drive | CB1 | | 21 | CMAG | Current Magnitude | CB2 | Table 6-6-4 SDIM PCB Test Points (Continued) | TP No. | Abbreviation | Signal Name | Schematic<br>Page Code | |--------|--------------|-----------------|------------------------| | 22 | PER | Position Error | CB2 | | 23 | FUNC | Function | CB3 | | 24 | VEL | Velocity | CB2 | | 25 | SMTH | Smoother | CB2 | | 26 | DA | DA Convertor | CB3 | | 27 | TVEL | Tach Velocity | CB2 | | 28 | -csns | Current Sense | CC1 | | 29 | VER | Velocity Error | СВЗ | | 30 | PADR | Power Amp Drive | CB3 | The SDIM PCB is provided with eight potentiometers and five selecting switches, however, only the three potentiometers (RV1, RV2 and RV4) must be adjusted when the PCB is replaced. The potentiometer and switch functions are shown in Table 6-6-5 and 6-6-6. Table 6-6-5 SDIM Potentiometer Function | Pot No. | Function/Adjustment | Reference TP/S | |---------|-----------------------|----------------| | RV1 | Positioning Time* | TP19 | | RV2 | Position Signal Gain* | TP7 | | RV3 | Function Offset | TP23 | | RV4 | Over-shoot | TP24 | | RV5 | PLO Free Frequency | TP15, S2, S3 | | RV6 | PLO Phase | TP13 | | RV7 | DA Output | TP26 | | RV8 | Servo Pulse Window | TP10 | <sup>\*</sup> The potentiometer RV1, RV2 and RV4 require adjustment when the SDIM PCB is replaced. Table 6-6-6 SDIM Switch Function | Switch<br>No. | Function | Reference<br>TP | |---------------|----------------------|-----------------| | S1 | Power Amp. Drive Cut | None | | S2, S3 | VCO Select | TP15 | Note: S4 and S5 functions are not used. # (3) CMIM PCB The test points, check terminals and a potentiometer are located on CMIM PCB assembly as shown in Fig. 6-6-3. 6-14 B03P-4580-0100A ...B Note: No adjustments are required when the CMIM PCB assembly is replaced. Figure 6-6-3 CMIM PCB Test Points Each test point function is shown in Table 6-6-7 and 6-6-8. Table 6-6-7 CMIM Check Terminals | CH No. | Abbreviation | Signal Name | Schematic<br>Page Code | |--------|--------------|---------------------|------------------------| | 0 | GND | Ground | _ | | 1 | VFOFS | VFO Fast Sync | BC1 | | 2 | STL 1 | Settling 1 | BE1 | | 3 | STL 2 | Settling 2 | BE1 | | 4 | STL 3 | Settling 3 | BE1 | | 5 | OVCYTM | Over Cylinder Timer | BE2 | | 6 | GBTM | Guard Band Timer | BE2 | Table 6-6-8 CMIM Test Points | TD No. | Abbreviation | Signal Name | Schematic<br>Page Code | |--------|--------------|--------------------|------------------------| | 21 | GND | _ | _ | | 22 | OGB | Outer Guard Band | BG1 | | 23 | IGB 1 | Inner Guard Band 1 | BG1 | | 24 | IGB 2 | Inner Guard Band 2 | BG1 | | 25 | <del></del> | _ | _ | | 26 | SKEND | Seek End | BE2 | | 27 | ONCYL | On Cylinder | BE2 | | 28 | URDY | Unit Ready | BE2 | | 29 | SKERR | Seek Error | BE2 | | 30 | SKC | Seek Complete | BE1 | | 31 | GND | _ | _ | | 32 | SUBEN | Sub Enable | BD4 | | 33 | EVEN | Even | BD4 | | 34 | PSDR | Position Drive | BD4 | | 35 | LNMD | Linear Mode | BD4 | | 36 | | _ | _ | Table 6-6-8 CMIM Test Points (Continued) | TD No. | Abbreviation | Signal Name | Schematic<br>Page Code | |--------|--------------|---------------------|------------------------| | 37 | DRLM | Drive Linear Motor | BD4 | | 38 | LSPD | Low Speed | BD4 | | 39 | FWDD | Forward Drive | BD3 | | 40 | *OVTXPL | Over Track Crossing | BD2 | | 41 | GND | _ | _ | | 42 | ТМОТР | Time Out Pulse | BD2 | | 43 | RTRM | Retract Mode | BD1 | | 44 | SEKM | Seek Mode | BD1 | | 45 | GTZM | Go To Zero Mode | BD1 | | 46 | *PLO 1B | PLO 1 Byte Clock | BD1 | | 47 | _ | _ | _ | | 48 | *OFACT | Offset Active | BB1 | | 49 | AHDSL | Access Head Select | BB1 | | 50 | USLD | Unit Selected | BB1 | The CMIM PCB is provided with a potentiometer (RV 1), however, no adjustment is required when the PCB is replaced. The potentiometer function is shown in Table 6-6-9. Table 6-6-9 CMIM Potentiometer Function | Pot No. | Function/Adjustment | Reference CH | |---------|---------------------|--------------| | RV 1 | Settling Time 1 | CH2 | # (4) VOFM PCB The check terminals, switches, and potentiometers are located on the VOFM PCB assembly as shown in Fig. 6-6-4. Note: S1 and S2 must be selected when the PCB is replaced. Figure 6-6-4 VOFM PCB Test Points Each test point function is shown in Table 6-6-10. Table 6-6-10 VOFM Check Terminals | TD No. | Abbreviation | Signal Name | Schematic<br>Page Code | |--------|--------------|---------------------|------------------------| | 1 | VFOSS | VFO Single Shot | DD1 | | 2 | VFODIF | VFO Difference | DD1 | | 3 | TRDT | Trigger Data | DD1 | | 4 | VC VFO | Control Voltage VFO | DD2 | | 5 | VCOT | VCO Output | DD2 | | 6 | FLTCNT | Filter Control | DD2 | | 7 | FLTSQH | Filter Squelch | DD2 | | 8 | PLOSS1 | PLO Single Shot 1 | DC1 | | 9 | *1/16 FP | 1/16 F Pulse | DC1 | | 10 | DLTP | Delta Positive | DC2 | | 11 | DLTN | Delta Negative | DC2 | | 12 | FLTOT | Filtered Out | DC2 | | 13 | VC PLO | Control Voltage PLO | DC2 | | 14 | 2F EY | 2F Early | DB1 | | 15 | 2F OT | 2F Ontime | DB1 | | 16 | 2F LT | 2F Late | DB1 | | 17 | PLOSS 2 | PLO Single Shot 2 | DC1 | | 18 | SCT | Sector | DA1 | | 19 | INX | Index | DA1 | B03P-4580-0100A ...B Table 6-6-10 VOFM Check Terminals (Continued) | No. | Abbreviation | Signal Name | Schematic<br>Page Code | |-------|--------------|---------------------|------------------------| | CHE 1 | DTSMP | Data Sample | DE1 | | CHE 2 | DTWD | Data Window | DE1 | | CHE 3 | VC VFO | Control Voltage VFO | DD2 | The VOFM PCB assembly is provided with potentiometers and switches, however, no adjustments except SW1 and SW2 are required when the PCB is replaced. These functions are shown in Table 6-6-11. Table 6-6-11 VOFM Potentiometer/Switch Function | No. | Function/Adjustment | Reference TP | |-----|-------------------------|----------------| | RV1 | VFO Frequency | TP4 | | RV2 | PLO Frequency | TP13 | | RV4 | PLO SS2 | TP17 | | RV5 | Time Margin Measurement | CHE1/CHE2 | | S1 | Sector Counting 1 | TP18/TP19 | | S2 | Sector Counting 2 | TP18/TP19 | | S3 | VFO Single Shot | TP1 | | S4 | Write Compensation | TP14/TP15/TP16 | ## (5) CMKM PCB The test points and potentiometers are located on the CMKM PCB assembly as shown in Fig. 6-6-5. Note: No potentiometer adjustment is required when the PCB is replaced, however, the switch selecting should be performed to meet the customer's configuration. Figure 6-6-5 CMKM PCB Test Points Each test point function is shown in Table 6-6-12. Table 6-6-12 CMKM Test Points | No. | Abbreviation | Signal Name | Schematic<br>Page Code | |------|--------------|--------------------|------------------------| | TP1 | GND . | _ | _ | | TP2 | LPLO | Lock to PLO | AF1 | | TP3 | LDATA | Lock to Data | AF1 | | TP4 | AMFD | AM Found | AF1 | | TP5 | RG | Read Gate | AF1 | | TP6 | PWRCNF | Power Conflict | AD2 | | TP7 | VCMHT | VCM Heat | AD2 | | TP8 | _ | _ | _ | | TP9 | INTMOT | Initial Time Out | AD2 | | TP10 | DVCK | Device Check | AD2 | | TP11 | GND | _ | _ | | TP12 | WENB | Write Enable | AD2 | | TP13 | AHDSL | Access Head Select | AD1 | | TP14 | INX | Index | AC1 | | TP15 | SCT | Sector | AC1 | | TP16 | START | Start | AB1 | | TP17 | GBENB | Guard Band Enable | AB1 | | TP18 | SPOK | Speed OK | AB1 | | TP19 | - | _ | _ | | TP20 | CHENB 2 | Channel Enable 2 | AB1 | | CH1 | SPSG | Speed Signal | AB1 | | CH2 | SPTM | Speed Timer | AB1 | | СНЗ | INHECH | Inhibit Echo | AD2 | | CH4 | DLWG | Delayed Write Gate | AD2 | | CH5 | -5V | -5V | AA2 | The CMKM PCB is provided with a potentiometer (RV1) and switches. These functions are shown in Table 6-6-13. Table 6-6-13 CMKM Potentiometer/Switch Function | No. | Function | Reference CH | |------------|----------------------------------------------|--------------| | RV1 | Speed Timer | CH2 | | SW1<br>SW2 | Disk Address Device Type/Sector Mode/TAG 4/5 | | # 6.6.3 Adjustment After PCB Replacement When a PCB assembly is replaced, the following adjustments and selections are required on the unit. Adjustment: Position Signal Adjustment (SDIM) Overshoot Adjustment (SDIM) Positioning Time Adjustment (SDIM) Selection : Disk Address (CMKM) Device Type (CMKM: option) Sector Mode (CMKM) Tag 4/5 Enable (CMKM: option) Sector Count Selection (VOFM) Mount Direction (GBGM) # 6.6.3.1 Position Signal Adjustment (SDIM) - (1) Confirm that the unit has normal status. - (2) Issue the alternate seek command between Cylinder 0 and 512 repeatedly. - (3) Connect the test point TP19 (DRLM) to an oscilloscope and trigger with the positive going edge of the signal (DC coupled). - (4) Connect the test point TP7 (+POS) to the other channel at the oscilloscope (DC coupled). - (5) Adjust a potentiometer RV2 so that +POS (TP7) is $8 \pm 0.4 \text{V}$ (peak-to-peak). Refer to Figure 6-6-6. Note: For coarse adjustment, issue the RTZ command and then adjust according to item (5). Figure 6-6-6 Position Signal Adjustment # 6.6.3.2 Overshoot Adjustment (SDIM) The Overshoot adjustment should be performed after Position Signal adjustment and Mount Direction setting. - (1) Confirm that unit has normal status. - (2) Issue the alternate seek command between Cylinder 0 and 8 repeatedly. - (3) Connect the test point TP19 (DRLM) to an oscilloscope and trigger with the positive going edge at the signal (DC coupled). - (4) Connect the test point TP7 (+POS) to the other channel at the oscilloscope (DC coupled). - (5) Adjust the Position Signal transient (overshoot) to linear mode with a potentiometer RV4 according to Figure 6-6-7. 6-20 B03P-4580-0100A ...B Figure 6-6-7 Overshoot Adjustment # 6.6.3.3 Positioning Time Adjustment (SDIM) - (1) Confirm that unit has normal status. - (2) Issue the alternate seek command between Cylinder 0 and 512 repeatedly. - (3) Connect the test point TP26 (-DA) to an oscilloscope and trigger with the negative going edge of the signal (DC coupled). - (4) Adjust the decelerate time (Tdc) with a potentiometer RV1 to 13ms±1ms. - (5) Connect the test point TP30 (PADR) to an oscilloscope triggering with the positive going edge of TP19 (DRLM). - (6) Check the Vdc amplitude. If the Vdc amplitude is greater than 6.0V, adjust the potentimeter RV1 to be equal to or less than 6.0V. In this case, the specified Tdc may be greater than the specified time in item (4). - (7) After the Positioning Time adjustment, confirm that the Overshoot adjustment is correct. Refer to Figure 6-6-8. Figure 6-6-8 Positioning Time Adjustment # 6.6.3.4 Mount Direction When the unit is installed horizontally or vertically, the selecting plug should be selected on V-H switch as shown in Fig. 6-6-9. Figure 6-6-9 Mount Direction # 6.6.3.5 Sector Count Selection (VOFM) When the VOFM PCB assembly is replaced, the required number of sectors should be selected on SW1 and SW2 as follows: Sector selection switches SW1 and SW2 are located at L2 and L1 respectively on VOFM PCB assembly. Each key of SW1 and SW2 represents binary Byte clock, as shown in Table 6-6-14. Table 6-6-14 Sector Selection Key | SW1 | Byte | SW2 | Byte | |-----|------|-----|-------| | 1 | 1 | 1 | 128 | | 2 | 2 | 2 | 256 | | 3 | 4 | 3 | 512 | | 4 | 8 | 4 | 1,024 | | 5 | 16 | 5 | 2,048 | | 6 | 32 | 6 | 4,096 | | 7 | 64 | 7 | 8,192 | Location: VOFM L2 Location: VOFM L1 To position the proper keys on SW1 and SW2 according to the customer's requirement, calculate the Byte number by the following formula; Bytes/Revolutions = 20,480 Bytes **Example for 8-Sector Format** Bytes/Sector = $$\frac{20,480}{8}$$ = 2,560 Bytes 2,560 # Refer to Table 6-6-15. Table 6-6-15 Sector Selection | Contra | SW1 SW2 | | Byte/Sector | Last Sector | |--------|---------|-----------------|-------------|----------------| | Sector | 1234567 | 1234567 1234567 | | Shorter | | 1 | | | 20,480 | 0 | | 2 | 1111111 | 1111001 | 10,240 | 0 | | 3 | 0101010 | 1010110 | 6,827 | -1 | | 4 | 1111111 | 1110010 | 5,120 | 0 | | 5 | 1111111 | 1111100 | 4,096 | 0 | | 6 | 1010101 | 0101100 | 3,414 | -4 | | 7 | 1011011 | 0110100 | 2,926 | -2 | | 8 | 1111111 | 1100100 | 2,560 | 0 | | 9 | 1100011 | 1000100 | 2,276 | -4 | | 10 | 1111111 | 1111000 | 2,048 | 0 | | 11 | 1010001 | 0111000 | 1,862 | -2 | | 12 | 0101010 | 1011000 | 1,707 | -4 | | 13 | 1110010 | 0011000 | 1,576 | -8 | | 14 | 0110110 | 1101000 | 1,463 | -2 | | 15 | 1010101 | 0101000 | 1,366 | 10 | | 16 | 1111111 | 1001000 | 1,280 | 0 | | 17 | 0010110 | 1001000 | 1,205 | -5 | | 18 | 1000111 | 0001000 | 1,138 | -4 | | 19 | 1010110 | 0001000 | 1,078 | -2 | | 20 | 1111111 | 1110000 | 1,024 | 0 | | 21 | 1111001 | 1110000 | 976 | -16 | | 22 | 0100010 | 1110000 | 931 | -2 | | 23 | 0101111 | 0110000 | 891 | -13 | | 24 | 1010101 | 0110000 | 854 | -16 | | 25 | 1100110 | 0110000 | 820 | -20 | | 26 | 1100100 | 0110000 | 788 | -8 | | 27 | 0110111 | 1010000 | 759 | -13 | | 28 | 1101101 | 1010000 | 732 | -16 | | 29 | 0100001 | 1010000 | 707 | -23 | | 30 | 0101010 | 1010000 | 683 | -10 | | 31 | 0010100 | 1010000 | 661 | -11 | | 32 | 111111 | 0010000 | 640 | 0 | | 33 | 0011011 | 0010000 | 621 | -13 | | 34 | 0101101 | 0010000 | 603 | -22 | | 35 | 1001001 | 0010000 | 586 | -30 | | 36 | 0001110 | 0010000 | 569 | -4 | | 37 | 1001010 | 0010000 | 554 | -18 | | 38 | 0101100 | 0010000 | 539 | -2 | | 39 | 1011000 | 0010000 | 526 | -34 | | 40 | 1111111 | 1100000 | 512 | 0 | | 41 | 1100111 | 1100000 | 500 | -20 | | 42 | 1110011 | 1100000 | 488 | -16 | | 43 | 0011101 | 1100000 | 477 | -31 | | 44 | 1000101 | 1100000 | 466 | -24 | | 45 | 1110001 | 1100000 | 456 | <del>-40</del> | | 46 | 1011110 | 1100000 | 446 | -36 | | 40 | 101110 | 1100000 | 440 | -30 | Table 6-6-15 Sector Selection (Continued) | Contact | SW1 | SW2 | 5 | Last Sector | |---------|---------|---------|-------------|-----------------| | Sector | 1234567 | 1234567 | Byte/Sector | Shorter | | 47 | 1100110 | 1100000 | 436 | -12 | | 48 | 0101010 | 1100000 | 427 | -16 | | 49 | 1000010 | 1100000 | 418 | -2 | | 50 | 1001100 | 1100000 | 410 | 20 | | 51 | 1000100 | 1100000 | 402 | -22 | | 52 | 1001000 | 1100000 | 394 | -8 | | 53 | 0100000 | 1100000 | 387 | <b>–31</b> | | 54 | 1101111 | 0100000 | 380 | <del>-4</del> 0 | | 55 | 0010111 | 0100000 | 373 | <b>–35</b> | | 56 | 1011011 | 0100000 | 366 | -16 | | 57 | 1110011 | 0100000 | 360 | -40 | | 58 | 1000011 | 0100000 | 354 | <b>–52</b> | | 59 | 1101101 | 0100000 | 348 | <b>–52</b> | | 60 | 1010101 | 0100000 | 342 | 40 | | 61 | 1111001 | 0100000 | 336 | -16 | | 62 | 0101001 | 0100000 | 331 | <del>-4</del> 2 | | 63 | 1010001 | 0100000 | 326 | -58 | | 64 | 1111110 | 0100000 | 320 | 0 | | 65 | 1101110 | 0100000 | 316 | -60 | | 66 | 0110110 | 0100000 | 311 | -46 | | 67 | 1000110 | 0100000 | 306 | -22 | | 68 | 1011010 | 0100000 | 302 | 56 | | 69 | 0001010 | 0100000 | 297 | -13 | | 70 | 0010010 | 0100000 | 293 | -30 | | 71 | 0000010 | 0100000 | 289 | -39 | | 72 | 0011100 | 0100000 | 285 | <del>-4</del> 0 | | 80 | 1111111 | 1000000 | 256 | 0 | | 128 | 1111100 | 1000000 | 160 | 0 | - Notes: 1. "1" indicates that the key is set to ON side. - "0" indicates that the key is set to OFF side. The last sector is equal or shorter than nominal sector. #### 6.6.3.6 Disk Address (CMKM) Disk Address 0 to 7 is selectable at SW1 on location J1 on CMKM PCB assembly. Set the desired disk address by three keys on SW1 in binary code as shown in Table 6-6-16. Table 6-6-16 Disk Addressing | Disk | Key 1 | Key 2 | Key 3 | |---------|-------|-------|----------------| | Address | 2° | 2¹ | 2 <sup>2</sup> | | 0 | OFF | OFF | OFF | | 1 | ON | OFF | OFF | | 2 | OFF | ON | OFF | | 3 | ON | ON | OFF | | 4 | OFF | OFF | ON | | 5 | ON | OFF | ON | | 6 | OFF | ON | ON | | 7 | ON | ON | ON | Figure 6-6-10 Disk Address # 6.6.3.7 Device Type (CMKM: Optional) If the system uses Tag 4 and Tag 5, the specified device type must be set using six keys on SW2 at location P3 on the CMKM PCB assembly according to Table 6-6-17. Table 6-6-17 Device Type (Optional) | Device | Decimal | Key 1 | Key 2 | Key 3 | Key 4 | Key 5 | Key 6 | |--------|---------|------------|------------|-----------------------|-----------------------|-------|-------| | Туре | Number | <b>2</b> ° | <b>2</b> ¹ | <b>2</b> <sup>2</sup> | <b>2</b> <sup>3</sup> | 24 | 2⁵ | | M2282 | 20 | OFF | OFF | ON | OFF | ON | OFF | | M2280 | 21 | ON | OFF | ON | OFF | ON | OFF | | M2283 | 24 | OFF | OFF | OFF | ON | ON | OFF | | M2284 | 28 | OFF | OFF | ON | ON | ON | OFF | | M2286 | 22 | OFF | ON | ON | OFF | ON | OFF | | M2289 | 23 | ON | ON | ON | OFF | ON | OFF | | M2287 | 26 | OFF | ON | OFF | ON | ON | OFF | | M2288 | 30 | OFF | ON | ON | ON | ON | OFF | Figure 6-6-11 Device Type ## 6.6.3.8 Sector Mode (CMKM) The customer can select Hard Sector mode (1 to 128) or Variable Soft Sector mode (using Address Mark function) on SW2 at location P3 the CMKM PCB assembly. In the case of Hard Sector mode, the customer must set the number of sectors per disk revolution as described in 6.6.3.4. In the case of Variable Soft Sector mode, setting the number of sectors per disk revolution is not required. Table 6-6-18 Sector Mode | Sector Mode | Key 7 | |----------------------|-------| | Hard Sector | OFF | | Variable Soft Sector | ON | Figure 6-6-12 Sector Mode #### 6.6.3.9 Tag 4/5 Enable (CMKM) FDU M228X provides Tag 4 and Tag 5 functions, however, the customer may disable or enable these functions at SW2 (Key 8) at location P3 on the CMKM PCB assembly. Disabling the Tag 4/5 functions inhibits the receivers of Tag 4 Tag 5. Table 6-6-19 Tag 4/5 Enable | Tag 4/5 | Key 8 | |---------|-------| | Disable | OFF | | Enable | ON | Figure 6-6-13 Tag 4/5 Enable # 6.6.4 Electrical Check and Adjustment The following description is for electrical checks and adjustments when the error and/or fault has occurred in the unit, or the repair has been performed. Caution: Do not performed the following adjustments when the PCB is replaced. # 6.6.4.1 RQVM/RQWM PCB - (a) Access Head Write Current Adjustment (EA1) - 1. Confirm that the unit has normal status. - 2. Connect the test point TP18 (AHWCA) to an oscilloscope and connect the test point TP19 (AHWCB) to the other channel of the oscilloscope with INV mode. - 3. Issue the seek command to Cylinder 0 and Head 0. - 4. Issue the write command to proper number of records. - 5. Add the two channel (differential mode) and adjust the potentiometer RV1 so that the difference is 460mV ± 10mV. - (b) Fixed Head Voltage Fault Protect (EB1) This adjustment is used to inhibit the write circuit when +5V power falls below +4V approximately. This adjustment requires a special tool, therefore, do not adjust it in the field. # 6.6.4.2 SDIM PCB - (a) Servo Pulse Window (CA1) - 1. Connect the test point TP10 (SVPWD) to a channel of the oscilloscope. - 2. Adjust the potentiometer RV8 so that following Tss is 345ns ± 10ns. Figure 6-6-14 Servo Pulse Window - (b) PLOI Free Running Frequency (CA2) - 1. Turn the power off. - 2. Set the switch S1 to the OFF position. - 3. Clamp the CMKM-TP17 (GBENB) to 0V. - 4. Turn the power on, and wait 40 seconds. - 5. Connect the TP8 (Vcx1) to an oscilloscope (DC coupled.) - 6. Adjust the potentiometer RV5 so that TP8 signal is $\pm 2.5 V \pm 0.1 V$ . - 7. Connect the test point TP15 (1/8F) to the Frequency Counter. - 8. Select the proper capacitance as shown in Table 6-6-20 so that the frequency of TP15 is closest to 1.012MHz. - 9. Finally adjust the potentiometer RV5 so that the frequency of TP15 is $1.012 MHz \pm 2\%$ . Table 6-6-20 PLOI Adjustment | P | lug | 0 | | |-----|-----|-------------|--| | S2 | S3 | Capacitance | | | 2–3 | 2–3 | 78PF | | | 1-2 | 2-3 | 93PF | | | 2–3 | 1–2 | 111PF | | | 1-2 | 1-2 | 126PF | | - (c) Function Offset (CB3) - 1. Confirm that the unit has normal status. - 2. Connect the test point TP23 (FUNC) to an oscilloscope (DC coupled). - 3. Adjust the potentiometer RV3 so that the signal of TP23 is $\pm 10 \text{mV}$ $\pm 10 \text{mV}$ . - (d) PLOI Phase (CA1) - 1. Turn the power off. - 2. Set the switch S1 to the OFF position. - 3. Turn the power on, and wait 40 seconds. - 4. Connect the test point TP13 (PLOSS) to a channel of the oscilloscope. - 5. Adjust the potentiometer RV6 so that the following Tss is $1.85\mu s$ $\pm$ $0.1\mu s$ . Figure 6-6-15 PLOSS Adjustment - (e) DAC Output (CB3) - 1. Confirm that the unit has normal status. - 2. Issue the alternate seek command between cylinder 0 and 512 repeatedly. - 3. Connect the test point TP26 (DA) to an oscillator and trigger with the negative-going edge of TP26 signal. - 4. Adjust the potentiometer RV7 so that VDA is $-6.8V \pm 0.2V$ . Refer to Fig. 6-6-16. Fig. 6-6-16 DAC Output Adjustment # 6.6.4.3 CMIM PCB - (a) Settling Time 1 (BE1) - 1. Confirm that the unit has normal status. - 2. Connect the check terminal CH2 to an oscilloscope. - 3. Issue the alternate seek command between Cylinder 0 and 1 repeatedly. - 4. Trigger with the positive-going edge of CH2 signal, and then adjust the potentiometer RV1 so that the pulse width of CH2 signal is 2.5 ms ± 0.1 ms. Refer to Fig. 6-6-17. Figure 6-6-17 Settling Time 1 Adjustment #### 6.6.4.4 VOFM PCB The adjustment (a) to (d) require a PCB extender. 6-30 B03P-4580-0100A ...B #### (a) PLO II SS2 (DC1) 1. Trigger with positive-going edge of TP17 signal, and adjust the potention-meter RV4 so that T1 is 988ns ± 40ns. Refer to Fig. 6-6-18. Figure 6-6-18 PLOSS 2 Adjustment # (b) PLO II VCO Frequency (DC2) Before this adjustment, items (a) must be completed. - 1. Connect the test terminal TP13 (VC PLO) to an oscilloscope (DC coupled). - 2. Adjust the potentiometer RV2 so that DC level of TP13 signal is $-300 \text{mV} \pm 200 \text{mV}$ . # (c) VFOSS (DD1) - 1. Connect the test terminal TP1 (VFOSS) to an oscilloscope (DC coupled). - 2. Adjust the jumper wire on S4 so that the pulse width of TP1 is 31ns $\pm$ 2ns. Refer to Fig. 6-6-19 and Fig. 6-6-20. Figure 6-6-19 VFOSS Adjustment Note: Jumpering Method - Jumper wire A widens about 3ns. Selecting Plug B widen about 2ns. Selecting Plug C widen about 4ns. B03P-4580-0100A...B Figure 6-6-20 VFOSS Adjustment 2 # (d) VFO Frequency - 1. Item (d) adjustment must be performed before this adjustment. - 2. Confirm that the unit has normal status. - 3. Connect the test point TP4 to an oscilloscope (DC coupled). - 4. Adjust the potentiometer RV1 so that DC level of TP4 signal is +100mV ± 100mV. - 5. After the adjustment confirm TP4 signal as shown in Fig. 6-6-21 by enabling read operation. Trigger it with the positive-going edge of TP3 (LDATA: CMKM PCB). Figure 6-6-21 VFO Frequency Adjustment 6-32 B03P - 4580 - 0100A...C # (e) Write Compensation Caution: Use the same length probes for measurement and/or adjustment of the write compensation, also use the OV terminal near the test points TP14, 15 and 16. Otherwise some adjustment error will occur. - 1. Connect the test point TP14 (2FEY) to an oscilloscope (DC coupled). - 2. Connect the test point TP15 (2FOT) to the other channel (DC coupled). - 3. Select a jumper wire on S3 so that Td1 is 6ns ± 2ns. Refer to Fig. 6-6-22. - 4. Similarly, connect the test points TP15 and TP16 and select a jumper wire on S3 so that Td2 is 6ns ± 2ns. Refer to Fig. 6-6-23. - Adjacent pins have 2 ns delay from 1 to 8. - 2) Pins 16 and 09 to 13 are not used. Figure 6-6-22 Write Compensation Figure 6-6-23 Write Compensation Adjustment B03P - 4580 - 0100A...C # (f) Data Window Caution: Use the 0V terminals near the check terminals CHE1 to 3 for the adjustment, also use 200MHz oscilloscope. Otherwise some adjustment error may occur. - 1. Connect the check terminals CHE2 to an oscilloscope (DC coupled). - 2. Connect the check terminal CHE1 to the other channel (DC coupled). - 3. Trigger with the positive-going edge of CH2 signal. - 4. Adjust the potentiometer RV5 so that TADJ is 25ns ± 2ns. Refer to Fig. 6-6-24. Figure 6-6-24 Data Window Adjustment #### 6.6.4.5 CMKM PCB - (a) Speed Timer - 1. Turn the power off. - 2. Set the switch S1 of SDIM PCB to the OFF position. - 3. Turn the power on. - 4. Connect the check terminal CH2 to an oscilloscope (DC coupled). - 5. Trigger with the positive-going edge of CH2 signal and adjust the potentiometer RV1 so that the positive pulse is 25ms ± 0.5ms. # 6.6.5 Electrical Measurement This description will give the maintenance aid to maintenance personnel for electrical measurement. #### 6.6.5.1 Read Output Measurement Caution: Use the 0V terminals near the test points CH1 and CH2 on RQVM/RQWM PCB, and also use the 200MHz wide band oscilloscope. Otherwise some measurement error may occur. - 1. Write a repetitive "10" pattern (all "A<sub>16</sub>") to all records on the desired track. - Connect the test point CH1 and CH2 on RQVM/RQWM PCB with the differential mode (invert channel 2 and add with channel 1). - 3. After writing, measure the peak-to-peak level of V2F and V1F as shown in Fig. 6-6-25. 6-34 B03P - 4580 - 0100A...C Note: The measurement may be performed on Cylinder 0 and even Head ad- $V2F \ge 80 \text{ mVp-p}$ Resolution Ratio = $\frac{\text{V2F}}{\text{V1F}} \times 100(\%) \ge 55\%$ Figure 6-6-25 Read Output Measurement #### 6.6.5.2 Timing Margin Measurement The write data pattern may be "EB6DB6DB16". After writing on all records of Cylinder 0 – even Head address, this measurement should be performed. Use the OV terminals near the check terminals CHE1 to 3 for the Caution: measurement, also use 200MHz wide band oscilloscope. Otherwise some measurement error may occur. - 1. Connect the check terminals CHE1 and CHE2 on VOFM PCB. Refer to 6.6.4.4 item (e). - 2. Adjust CHE1 signal by the potentiometer RV5 to minimum width of critical - 4. Perform the procedures 2 and 3 to all even Head on Cylinder 0 respectively. 6-35 5. The timing margin will be specified as follows: TTMG = TW2 (min) - TW1 (max) $$\geq$$ 10ns 6. Finally adjust the CHE1 signal as follows: $$T_{ADJ} = \frac{TW2 (min) + TW1 (max)}{2} = 25ns$$ Refer to Fig. 6-6-26. B03P-4580-0100A...B Figure 6-6-26 Timing Margin Measurement # Section 7 **Spare Parts List** # 7. SPARE PARTS LIST # 7.1 SPARE PARTS LIST Table 7-1 Spare Parts List | Item | Designation | Specification | |------|--------------------------------------------------------|-----------------| | 1. | Disk Enclosure: 67.4MB without Fixed Head Storage | B030-4540-T002A | | 2. | Disk Enclosure: 84.2MB without Fixed Head Storage | B030-4540-T010A | | 3. | Disk Enclosure: 134.8MB without Fixed Head Storage | B030-4540-T003A | | 4. | Disk Enclosure: 168.6MB without Fixed Head Storage | B030-4540-T004A | | 5. | Disk Enclosure: 67.4MB with 655KB Fixed Head Storage | B030-4540-T006A | | 6. | Disk Enclosure: 84.2MB with 655KB Fixed Head Storage | B030-4540-T009A | | 7. | Disk Enclosure: 134.8MB with 655KB Fixed Head Storage | B030-4540-T007A | | 8. | Disk Enclosure: 168.6MB with 655KB Fixed Head Storage | B030-4540-T008A | | 9. | Spindle Drive Motor (AC100/115V) | B90L-0980-0001A | | 10. | Spindle Drive Motor (AC220/240V) | B90L-0980-0003A | | 11. | Belt | B30L-1000-0006A | | 12. | Anti-Static Brush | B030-4420-W006A | | 13. | Speed Transducer Assembly | B030-4420-W030A | | 14. | Blower | B90L-1190-0001A | | 15. | Brake Relay | B58L-0170-0001A | | 16. | Variable Oscillator F (VOFM) PCB Assembly | B16B-6300-0010A | | 17. | Controller I (CMIM) PCB Assembly | B16B-6150-0010A | | 18. | Controller K (CMKM) PCB Assembly | B16B-6160-0020A | | 19. | Speed Controller I (SDIM) PCB Assembly | B16B-6240-0010A | | 20. | Read Switch V (RQVM) PCB Assembly (with Fixed Head) | B16B-6170-0010A | | 21. | Read Switch W (RQWM) PCB Assembly (without Fixed Head) | B16B-6170-0020A | B03P-4580-0100A...B # Section 8 IC Details #### 8. IC DETAILS #### 8.1 INTRODUCTION This section describes functions of TTL, ECL, Linear and FUJITSU Analog Master Slice IC's. #### 8.2 LOGIC CONVENTIONS AND SYMBOLOGY #### 8.2.1 TTL Logic M228X Fixed Disk Unit uses +5V Transistor-Transistor-Logic. TTL logic is defined in terms of standard POSITIVE LOGIC using the following definitions: High Voltage = Logical "1" Low Voltage = Logical "0" The input/output logic of TTL are defined as follows: (A) TTL Medium Speed IC Fig. 8-2-1 TTL Medium Speed IC Level # (B) TTL Super High Speed IC Level Fig. 8-2-2 TTL Super high Speed IC Level # (C) TTL Medium Speed Low Power Consumption IC Fig. 8-2-3 TTL Medium Speed Low Power Consumption IC Level # 8.2.2 ECL Logic M228X Fixed Disk Unit uses -5.2V ECL (Emitter-Coupled-Logic). The high impedance of the logic (input to differential amplifier) coupled with the low impedance of the driving source (emitter-follower output) allows high DC fan-out. High-speed operation and high AC fan-out are possible because all circuits are designed to operate in a 50 ohms system. Complementary outputs cause a function and its complement to appear simultaneously at the device output, without the use of external inverters. In M228X each output is terminated to resistors. ECL logic is defined in terms of standard POSITIVE LOGIC using the following definitions: The input/output logic levels of ECL are defined as follows: Fig. 8-2-4 ECL Logic Level # 8.2.3 Logic Symbology The following conventions are provided to aid in understanding the symbology used in this manual. #### 1) TTL This indicates AND gate. $$Y = A \cdot B$$ This indicates OR gate. $$Y = A + B$$ A circle placed on any input line or on the output line indicates that logical "0" is the significant state. The absence of a circle, "1" is the significant state. # 2) ECL This indicates AND/NAND Gate. $$Y = A \cdot B = \overline{Z}$$ 0 This indicates OR/NOR gate. $$Y = A+B = \overline{Z}$$ This is equal to it of the TTL. 3) All logic symbols on each logic diagram are identified by a sequential numbering and element type code. For example: M75\*: Sequential part number of each parts list. LS00: abbreviation (marking) of the element code. F8: Physical location of element on P.C.B assembly. # 8.3 IC INTERCHANGEABILITY GUIDE # 8.3.1 TTL IC Interchangeability Table 8-3-1 TTL Interchangeability | FUJITSU | | Direct | Functions | Page | |----------|---------|-------------|--------------------------|------| | Type No. | Marking | Replacement | 1 | | | MB400M | LA01 | SN7400N | Quad 2-input NAND | 8-8 | | MB401M | LA02 | SN7410N | Triple 3-input NAND | 8-8 | | MB402M | LA03 | SN7420N | Dual 4-input NAND | 8-8 | | MB403M | LA04 | SN7430N | 8-input NAND | 8-8 | | MB417M | LA17 | SN7402N | Quad 2-input NOR | 8-8 | | MB418M | LA18 | SN7404N | Hex Inverter | 8-9 | | MB420M | 420 | SN7474N | Dual D-type Filip-Flop | 8-12 | | MB433M | 433 | SN7438N | Quad 2-input NAND Buffer | 8-9 | | MB434M | 434 | SN75451P | Dual 2-input OR Buffer | 8-9 | | MB435M | 435 | SN7437N | Quad 2-input NAND Buffer | 8-9 | | MB436M | 436 | SN75453P | Dual 2-input OR Buffer | 8-9 | | MB440M | 440 | SN74123N | Dual Monostable | 8-13 | Table 8-3-1 TTL Interchangeability | FUJI | TSU | Direct | E | | |-----------|----------------|-------------|--------------------------------|------| | Type No. | Marking | Replacement | Functions | Page | | MB442M | LA22 | SN7442N | BCD to Decimal Decoder | 8-14 | | MB450M | LA30 | SN74161N | 4-bit Binary Counter | 8-15 | | None | LX07 | SN74164N | 8-bit Shift Register | 8-17 | | None | LX16 | SN75452P | Dual 2-input NAND Buffer | 8-10 | | None | LX18 | SN7408N | Quad 2-input NAND | 8-10 | | None | LX20 | SN7414N | Hex Schmitt-Trigger Inverter | 8-10 | | None | LX21 | SN7432N | Quad 2-input OR | 8-10 | | None | LX26 | SN74175N | Quad D-Type Flip-Flop | 8-18 | | None | LX27 | SN74221N | Dual Monostable | 8-20 | | MB74S00M | S00<br>(LH01) | SN74S00N | Quad 2-input NAND | 8-8 | | MB74S10M | \$10<br>(LH02) | SN74S10N | Triple 3-input NAND | 8-8 | | MB74S20M | S20<br>(LH03) | SN74S20N | Dual 4-input NAND | 8-8 | | None | S133<br>(LH07) | SN74S133N | 13-input NAND | 8-10 | | None | S112<br>(LH10) | SN74S112N | Dual J-K Flip-Flop | 8-12 | | None | S124<br>(LH24) | SN74S124N | Dual VCO | 8-21 | | None | None | SN75107N | Dual Line Receiver | 8-28 | | None | None | SN75110N | Dual Line Driver | 8-28 | | MB74LS00M | LS00 | SN74LS00N | Quad 2-input NAND | 8-8 | | MB74LS02M | L\$02 | SN74LS02N | Quad 2-input NOR | 8-8 | | MB74LS04M | LS04 | SN74LS04N | Hex Inverter | 8-9 | | MB74LS08M | LS08 | SN74LS08N | Quad 2-input AND | 8-10 | | MB74LS10M | LS10 | SN74LS10N | Trip 3-input NAND | 8-8 | | MB74LS11M | LS11 | SN74LS11N | Trip 3-input AND | 8-11 | | MB74LS20M | LS20 | SN74LS20N | Dual 4-input NAND | 8-8 | | MB74LS32M | LS32 | SN74LS32N | Quad 2-input OR | 8-10 | | MB74LS37M | LS37 | SN74LS37N | Quad 2-input NAND Buffer | 8-9 | | MB74LS51M | LS51 | SN74LS51N | Dual 2-wide 2-input AND-OR-INV | 8-11 | | MB74LS54M | LS54 | SN74LS54N | 4-wide 2-input AND-OR-INV | 8-11 | | None | LS74 | SN74LS74AN | Dual D-Type Flip-Flop | 8-12 | | None | LS85 | SN74LS85N | 4-Bit Magnitude Comparator | 8-22 | | MB74LS86M | LS86 | SN74LS86N | Quad 2-input EOR | 8-11 | Table 8-3-1 TTL Interchangeability | FUJIT | su | Direct | Europiano | Dana | | |------------|---------|-------------|---------------------------------------|------|--| | Type No. | Marking | Replacement | Functions | Page | | | MB74LS107M | LS107 | SN74LS107N | Dual J-K Flip-Flop | 8-13 | | | MB74LS153M | LS153 | SN74LS153N | Dual 4-to-1 Data Selector/Multiplexer | 8-23 | | | None | LS161 | SN74LS161N | 4-bit Binary Counter | 8-15 | | | MB74LS164M | LS164 | SN74LS164N | 8-bit Shift Register | 8-17 | | | MB74LS174M | LS174 | SN74LS174N | Hex D-Type Flip-Flop | 8-18 | | | MB74LS175M | LS175 | SN74LS175N | Quad D-Type Flip-Flop | 8-18 | | | None | LS191 | SN74LS191N | 4-bit Up/Down Counter | 8-24 | | | None | LS279 | SN74LS279N | Quad S-R Latch | 8-12 | | | None | LS283 | SN74LS283N | 4-bit Full Adder Fast Carry | 8-26 | | | MB14601C | 14601 | | Linear Motor Control | 8-27 | | Note: Direct replacement is a device of Texas Instruments Inc. # 8.3.2 ECL IC Interchangeability Table 8-3-2 ECL Interchangeability | FUJITSU | Direct | Functions | Page No. | |----------|-------------|----------------------------|------------| | Type No. | Replacement | Functions | r age 140. | | MB10102C | MC10102L | Quad 2-input NOR | 8-29 | | MB10106C | MC10106L | Triple 4-3-3 NOR | 8-29 | | MB10115C | MC10115L | Quad Line Reciever | 8-30 | | MB10116C | MC10116L | Triple Line Receiver | 8-30 | | MB10124C | MC10124L | Quad TTL to ECL Translator | 8-31 | | MB10131C | MC10131L | Dual D Flip-Flop | 8-31 | Note: Direct replacement is a device of MOTOROLA Semiconductor Product Inc. # 8.3.3 Linear IC Interchangeability Table 8-3-3 Linear IC Interchangeability | FI | UJITSU | Direct Repla | cement | _ | | | |----------|---------|-----------------------|---------------|-----------------------|----------|--| | Type No. | Marking | 1st | 2nd | Functions | Page No. | | | MB3607M | A1458 | MC1458<br>(MOTOROLA) | | Operational Amplifier | 8-33 | | | MB4002M | A4002 | | | Voltage Comparator | 8-33 | | | | A610 | μPC610D<br>(NEC) | DAC02<br>(PM) | 10 bit D/A Convertor | 8-34 | | | | A311 | μPC271C<br>(NEC) | LM311<br>(NS) | Voltage Comparator | 8-35 | | | | | MC1590G<br>(MOTOROLA) | | AGC Amplifier | 8-36 | | | | | DG201BK<br>(SILICO) | | Quad Analog Switch | 8-36 | | Notes: 1. NEC is Nippon Electric Co., Ltd. - 2. MOTOROLA is MOTOROLA Semiconductor Product Inc. - 3. NS is National Semiconductor Corp. - 4. PM is Precision Monolithics Incorporated. - 5. SILICO is Siliconix Incorporated. # 8.3.4 FUJITSU Analog Master Slice IC Table 8-3-4 FUJITSU Analog M/S IC | FL | FUJITSU Direct Replacement | | | | | |----------|----------------------------|--------------------|------------------------|----------|--| | Type No. | Marking | Direct Replacement | Functions | Page No. | | | MB4301C | A4301 | | Differential Amplifier | 8-37 | | | MB4302C | A4302 | | Head Selection Circuit | 8-37 | | | MB4303C | A4303 | | AGC Amplifier | 8-38 | | | MB4305C | A4305 | | Write Amplifier | 8-38 | | | MB4311C | A4311 | | Charge Pump | 8-39 | | | MB4316C | A4316 | | R/W Bus Switch | 8-39 | | Note: They are all original IC's made by FUJITSU. B03P-4580-0100A...B #### 8.4 IC DETAIL # 8.4.1 TTL Detail 1) MB400M (SN7400N) MB74S00M (SN74S00N) MB74LS00M (SN74LS00N) Quadruple 2-Input Positive NAND Gates Positive Logic $Y = \overline{A \cdot B}$ 2) MB401M (SN7410N) MB74S10M (SN74S10) MB74LS10M (SN74LS10N) Triple 3-Input Positive NAND Gates Positive Logic $Y = \overline{A \cdot B \cdot C}$ 3) MB402M (SN7420N) MB74S20M (SN74S20N) MB74LS20M (SN74LS20N) Dual 4-Input Positive NAND Gates Positive Logic $Y = \overline{A \cdot B \cdot C \cdot D}$ 4) MB403M(SN7430N) MB74LS30M (SN74LS30M) 8-Input Positive NAND Gates Positive Logic $Y = \overline{A \cdot B \cdot C \cdot D \cdot E \cdot F \cdot G \cdot H}$ 5) MB417M (SN7402N) MB74LS02M (SN74LS02N) Quadruple 2-Input Positive NOR Gates Positive Logic $Y = \overline{A + B}$ 6) MB418M (SN7404N) MB74LS04M (SN74LS04N) Hex Inverters Positive Logic $Y = \overline{A}$ 7) MB433M (SN7438N) Quadruple 2-Input Positive-NAND Buffers With Open-Collector Outputs Positive Logic $Y = \overline{A \cdot B}$ 8) MB434M (SN75451B) Dual Peripheral Positive AND Driver Positive Logic Y = A · B FUNCTION TABLE | Α | В | Y | | | | | |---|---|---------------|--|--|--|--| | L | L | L (on state) | | | | | | L | Н | L (on state) | | | | | | н | L | L (on state) | | | | | | н | Н | H (off state) | | | | | H = high level, L = low level 9) MB435M (SN7437N) MB74LS37M (SN74LS37N) Quadruple 2-Input Positive NAND Buffers Positive Logic Y = A · B 10) MB436M (SN75453B) Dual Peripheral Positive OR Driver Positive Logic Y = A + B FUNCTION TABLE | Α | В | Υ | |---|---|---------------| | L | L | L (on state) | | L | Н | H (off state) | | н | L | H (off state) | | Н | Н | H (off state) | # 11) SN75452B Dual Peripheral Positive NAND Driver Positive Logic $Y = \overline{A \cdot B}$ FUNCTION TABLE | Α | В | Υ | |---|---|---------------| | L | L | H (off state) | | L | Н | H (off state) | | Н | L | H (off state) | | н | Н | L (on state) | H = high level, L = low level #### 12) SN7408N MB74LS08M (SN74LS08N) Quadruple 2-Input Positive AND Gates Positive Logic Y = A · B # 13) SN7414N Hex Schmitt-Trigger Inverters Positive Logic $Y = \overline{A}$ # 14) SN7432N MB74LS32M (SN74LS32N) Quadruple 2-Input Positive OR Gates Positive Logic Y = A + B #### 15) SN74S133N 13-Input Positive NAND Gates Positive Logic $Y = \overline{A \cdot B \cdot C \cdot D \cdot E \cdot F \cdot G \cdot H \cdot I \cdot J \cdot K \cdot L \cdot M}$ 16) MB74LS11M (SN74LS11) Triple 3-Input Positive AND Gates Y = A · B · C 17) MB74LS51M (SN74LS51N)) Dual 2-Wide 2-Input AND-OR-INVERT Gates Positive Logic $$1Y = \overline{(1A \cdot 1B \cdot 1C) + (1D \cdot 1E \cdot 1F)}$$ $$2Y = \overline{(2A \cdot 2B) + (2C \cdot 2D)}$$ 18) MB74LS54M (SN74LS54N) 4-Wide AND-OR-INVERT Gates Positive Logic $$Y = \overline{(A \cdot B) + (C \cdot D \cdot E)} + (F \cdot G \cdot H) + (I \cdot J)$$ 19) MB74LS86M (SN74LS86N) Quadruple 2-Input Exclusive OR Gates Positive Logic Y = A + B = AB + AB #### 20) MB74LS279M (SN74 LS279N) ## Quadruple S-R Latches #### **FUNCTION TABLE** | 1 | INP | UTS<br>R | OUTPUT<br>Q | |---|------|----------|-----------------| | | LILL | rrii | Q0<br>H L<br>H* | L = low level Q<sub>0</sub> = the level of Q before the indicated input conditions were established. - \*This output level is pseudo stable; that is, it may not persist when the \$\overline{S}\$ and \$\overline{R}\$ inputs return to their inactive (high) level. - † For latches with double \$\overline{S}\$ inputs: - H = both S inputs high - L =one or both $\overline{S}$ inputs low #### 21) MB420M (SM7474N) #### MB74LS74M (SN74LS74N) # Dual D Type Positive Edge Triggered Flip-Flop with Preset and Clear # FUNCTION TABLE | | оит | PUTS | | | | |------------------|-------------|------------------|--------|----------|----------------------------------------------| | PRESET | CLEAR | CLOCK | D | a | ā | | L<br>H<br>H<br>H | H L L H H H | X<br>X<br>†<br>† | XXXHLX | H L L CO | Д<br>Н Н Н П П П П П П П П П П П П П П П П П | 4Q 3\$\overline{8}2 3\$\overline{8}1 3\$\overline{R}\$ H = high level (steady state), L = low level (steady state), X = irrelevant Q<sub>0</sub> = the level of Q before the indicated input conditions were established. TOGGLE: Each output changes to the complement of its previous level on each active transition (pulse) of the clock. #### 22) SN74S112N # Dual J-K Negative Edge Triggered Flip-Flop with Preset and Clear **FUNCTION TABLE** | | INPUTS | | | | ουτι | PUTS | |------------|--------|--------------|---|---|------------|-----------------------------| | PRESET | CLEAR | CLOCK | J | Κ | Q | ₫ | | L | Н | Х | Х | Х | Н | L | | Н | L | X | Х | X | L | Н | | L | L | X | Х | Х | H* | H* | | Н | н | <b>↓</b> | L | L | Qo | $\overline{Q}_0$ | | <b>ј</b> н | Н | <b>↓</b> | Н | L | H | L | | H | Н | $\downarrow$ | Н | Н | TOG | GLE | | Н | Н | Н | X | X | $\alpha_0$ | $\overline{\mathbf{Q}}_{0}$ | H = high level (steady state), L = low level (steady state), X = irrelevant $Q_0$ = the level of Q before the indicated input conditions were established. TOGGLE: Each output changes to the complement of its previous level on each active transition of the clock <sup>=</sup> high-level pulse; data inputs should be held constant while clock is high; data is transferred to output on the falling edge of the pulse. $<sup>\</sup>uparrow$ = transition from low to high level, $\downarrow$ = transition from high to low level <sup>\*</sup> This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level. <sup>↓ =</sup> transition from high to low level <sup>\*</sup> This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level. # 23) MB74LS107M (SN74LS107N) Dual J-k Mater Slave Flip-Flop with clear **FUNCTION TABLE** | | | | | | _ | |-------|--------|---|---|------------|-----------------------| | | INPUTS | | | ООТ | PUTS | | CLEAR | CLOCK | J | κ | Q | ā | | L | X | Х | X | L | Н | | Н | 工 | L | L | $\alpha_0$ | $\overline{\alpha}_0$ | | Н | | Н | L | Н | L | | Н | | L | Н | L | Н | | ј н | | Н | Н | TOG | GLE | H = high level (steady state), L = low level (steady state), X = irrelevant $Q_0$ = the level of Q before the indicated input conditions were established. TOGGLE: Each output changes to the complement of its previous level on each active transition (pulse) of the clock. #### 24) MB440M (SN74123N) Dual Retriggerable Monostable Multivibrator with Clear **FUNCTION TABLE** | INPL | OUTPUTS | | | | |-------|----------|---|---|---| | CLEAR | Α | В | Q | ā | | L | х | X | L | Н | | X | Н | X | L | Н | | X | × | L | L | н | | н | L | 1 | ~ | Ⴠ | | н | <b>↓</b> | н | ~ | T | | 1 | L | Н | 4 | ~ | This monolithic TTL retriggerable monostable multivibrator features d-c triggering from gated low-level-active (A) and high-level-active (B) inputs, and also provides overriding direct clear inputs. The retrigger capability simplifies the generation of output pulses of extremely long duration. By triggering the input before the output pulse terminated, the output pulses may be extended. The overriding clear capability permits any output pulse to be terminated at a predetermined time independently of the timing components R and C. The output pulse is primarily a function of the external capacitor and resistor. For Cext > 1000pF, the output pulse width (tw) is defined as: tw:ns tw = 0.32RtCext $(1 + \frac{0.7}{Rt})$ Rt : kohms Cext : pF <sup>↓ =</sup> transition from high to low level <sup>=</sup> high-level pulse; data inputs should be held constant while clock is high; data is transferred to output on the falling edge of the pulse. <sup>\*</sup> This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level. # 25) MB442M (SN7442N) BCD-to-Decimal Decoder These monolithic decimal decoders consist of eight inverters and ten four-input NAND gates. The inverters are connected in pairs to make BCD input data available for decoding by the NAND gates. Full decoding of valid input logic ensures that all outputs remain off for all invalid input conditions. **FUNCTION TABLE** | No. | BCD INPUT | | | | DECIMAL OUTPUT | | | | | | | | | | |----------|-----------|---|---|---|----------------|---|---|---|---|---|---|---|---|---| | | D | С | В | Α | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | 0 | L | L | L | ٢ | L | Н | Н | Н | Н | Н | Н | Н | Н | н | | 1 | L | L | L | н | Н | L | Н | Н | Н | Н | Н | Н | Н | н | | 2 | L | L | н | L | Н | Н | L | Н | Н | Н | Н | Н | Н | н | | 3 | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | Н | н | | 4 | L | Н | L | L | Н | Н | Н | Н | L | Н | н | Н | н | н | | 5 | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | | 6 | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | н | | 7 | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | н | | 8 | Н | L | L | L | Н | Н | Н | Н | Н | Н | Н | Н | L | Н | | 9 | н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | | <u>a</u> | Н | L | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Τ | | | Н | L | Н | Н | Н | Н | Н | H | Н | Н | Н | Н | Н | Н | | INVALID | Н | Н | L | L | н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | Ιź | Н | Н | Н | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | | Н | Н | Н | Н | н | Н | Н | Н | Н | Н | Н | Н | Н | Н | H = high level, L = low level # 26) MB450M (SN74161N), SN74LS161N Synchronous 4-bit Counter with Direct Clear This synchronous, presettable counter features an internal carry look-ahead for application in high-speed counting schemes. Synchronous operation is provided by having all flip-flop clocked simultaneously so that the outputs change coincident with each other when so instructed by the countenable inputs and internal gating. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four J-K masterslave flip-flops on the rising (positive-going) edge of the clock input wave-form. These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs. Low-to-high transitions at the load input should be avoided when the clock is low if the enable inputs are high at or before the transition. The clear function for the SN74161N is asynchronous and a low level at the clear input sets all four of the flip-flop outputs low regardless of the levels of the clock, load, or enable inputs. This synchronous clear allows the count length to be modified easily as decoding the maximum count desired can be accomplished with one external NAND gate. The gate output is connected to the clear input to synchronously clear the counter to 0000 (LLLL). #### Functional block diagrams #### 27) SN74164N, MB74LS164M (SN74LS164N) 8-Bit Parallel-Out Serial Shift Registers These 8-bit shift registers feature gated serial inputs and an asynchronous clear. The gated serial inputs (A and B) permit complete control over incoming data as a low at either (or both) input(s) inhibits entry of the new data and resets the first flip-flop to the low level at the next clock pulse. A high-level input enables the other input which will then determine the state of the first flip-flop. Data at the serial inputs may be changed while the clock is high, but only information meeting the setup requirements will be entered. Clocking occurs on the low-to-high-level transition of the clock input. All inputs are diode-clamped to minimize transmission-line effects. #### **FUNCTION TABLE** | | INPUTS | | | | OUTPU | TS | |-------|--------|---|---|-----------------|----------------|----------------| | CLEAR | CLOCK | Α | В | QΑ | A <sub>B</sub> | Q <sub>H</sub> | | L | × | × | X | L | L | L | | Н | Ļ | X | X | Q <sub>A0</sub> | $Q_{B0}$ | $\sigma_{H0}$ | | Н | 1 | Н | Н | н | $Q_{An}$ | $a_{Gn}$ | | н | ↑ | L | X | L | $Q_{An}$ | $Q_{Gn}$ | | Н | 1 1 | X | L | L | $Q_{An}$ | $Q_{Gn}$ | H = high level (steady state), L = low level (steady state) X = irrelevant (any input, including transitions) ↑ = transition from low to high level. $\Omega_{A0}$ , $\Omega_{B0}$ , $\Omega_{H0}$ = the level of $\Omega_A$ , $\Omega_B$ , or $\Omega_H$ , respectively, before the indicated steady-state input conditions were established. $Q_{An}$ , $Q_{Gn}$ = the level of $Q_{Aor}$ $Q_{G}$ before the most-recent $\uparrow$ transition of the clock; indicates a one-bit shift. #### Functional block diagram . . . dynamic input activated by transition from a high level to low level #### 28) SN74175N MB74LS175M (SN74LS175N) Quadruple D-Type Flip-Flop MB74LS174M (SN74LS174N) Hex D-Type Flip-Flop These monolithic, positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct clear input, and the '175, 'LS175, and feature complementary outputs from each flip-flops. Information at the D inputs meeting the setup time requirements is transferred to the Q outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock input is at either the high or low level, the D input signal has no effect at the output. '175, 'LS175 (TOP VIEW) Vcc 4Q 4Q 4Q 4D 3Q 3Q 3D CLOCK 16 15 14 13 12 11 10 9 CLEAR 1Q 1Q 1D 2Q 2Q 2D GND Positive logic: see function table FUNCTION TABLE (EACH FLIP-FLOP) | | INPUTS | оит | PUTS | | |-------|--------|-----|------|-------------| | CLEAR | CLOCK | D | Q | Ωt | | L | Х | X | L | Н | | н | t | Н | н | L | | н | t | L | L | Н | | н | L | X | σο | $\bar{a}^0$ | H = high level (steady state) L = low level (steady state) X = irrelevant † = transition from low to high level $Q_0$ = the level of Q before the indicated steady-state input conditions were established. t = '175, 'LS175, only 'LS174 (TOP VIEW) ... dynamic input activated by transition from a high level to a low level. #### 29) SN74221N Dual Monostable Multivibrator with Schmitt-Trigger Input The SN74221N are monolithic dual multivibrators with performance characteristics virtually identical to those of the SN74121N. Each multivibrator features a negative-transition-triggered input and a positive-transition-triggered input either of which can be used as an inhibit input. Pulse triggering occurs at a particular voltage level and is not directly related to the transition time of the input pulse. Schmitt-trigger input circuitry (TTL hysteresis) for B input allows jitter-free triggering from inputs with transition rates as slow as 1 volt/second, providing the circuit with excellent noise immunity of typically 1.2 volts. A high immunity to Vcc noise of typically 1.5 volts is also provided by internal latching circuitry. FUNCTION TABLE (EACH MONOSTABLE) | 1 | INPUTS | OUTP | UTS | | |-------|--------|------|-----|---| | CLEAR | Α | В | a | ā | | L | Х | Х | L | Н | | × | н | × | L | н | | × | X | L | L | Н | | Н | L | 0 | _√_ | Ţ | | Н | ↓ | Н | \ | J | | 1 | L | н | | 7 | | | · | | | | Also see description and switching characteristics The output pulse width (tw) is defined as: tw = 0.7RextCext tw; ns, rext: kohms, Cext: pf TIMING COMPONENT CONNECTIONS 8-20 B03P-4580-0100A...B ## 30) SN74S124N Dual Voltage Controlled Oscillators The 'S124 feature two independent voltage-controlled oscillators (VCO) in a single monolithic chip. The output frequency of each VCO is established by a single external component, either a capacitor or a crystal, in combination with two voltage-senstive inputs, one for frequency range and one for frequency control. These inputs can be used to vary the output frequency as shown under typical characteristics for the 'S124. These highly stable oscillators can be set to operate at any frequency typically between 0.12 hertz and 85 megahertz. The output frequency can be approximated as follows: $$f_0 = \frac{5 \times 10^{-4}}{C_{\text{ext}}}$$ where: $f_0$ = output frequency in hertz Cext = external capacitance in farads. #### (TOP VIEW) #### 31) SN74LS85N 4-bit Magnitude Comparators These four-bit magnitude comparators perform comparison of straight binary and straight BCD (8-4-2-1) codes. Three fully decoded decisions about two 4-bit words (A, B) are made and are externally available at three outputs. These devices are fully expandable to any number of bits without external gates. Words of greater length may be compared by connecting comparators in cascade. The A > B, A < B, and A = B outputs of a stage handling less-significant bits are connected to the corresponding A > B, A < B, and A = B inputs of the next stage handling more-significant bits. **FUNCTION TABLES** | | CASCADING<br>INPUTS | | | OUTPUTS | | | | | | |---------|---------------------|---------|---------|---------|-------|-------|-----|-------|-------| | A3, B3 | A2, B2 | A1, B1 | A0, B0 | A>B | A < B | A = B | A>B | A < B | A = B | | A3 > B3 | х | х | × | х | × | × | н | L | L | | A3 < B3 | × | × | × | × | X | × | L | н | L | | A3 = B3 | A2 > B2 | x | × | х | X | X | н | L | L | | A3 = B3 | A2 < B2 | × | × | × | × | X | L | н | L | | A3 = B2 | A2 = B2 | A1 > B1 | × | × | X | Х | н | L | L | | A3 = B3 | A2 = B2 | A1 < B1 | × | X | X | Х | L | н | L | | A3 = B3 | A2 = B2 | A1 = B1 | A0 > B0 | × | X | Х | н | L | L | | A3 = B3 | A2 = B2 | A1 = B1 | A0 < B0 | × | X | х | L | н | L | | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | н | L | L | Н | L | L | | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | L | н | L | L | н | L | | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | L | L | н | L | L | н | | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | × | х | Н | L | L | н | | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | н | н | L | L | L | L | | A3 = B3 | A2 = B2 | A1 = B1 | A0 = B0 | L | L | L | н | н | L | J OR N DUAL-IN-LINE OR W FLAT PACKAGE (TOP VIEW) H = high level, L = low level, X = irrelevant #### Functional block diagrams ## 32) MB74LS153M (SN74LS153N) Dual 4-Line-to-Line Data Selectors/Multiplexers Each of these monolithic, data selectors/multiplexers contains inverters and drivers to supply fully complementary, on-chip, binary decoding data selection to the AND-OR-inverter gates. Separate storobe inputs are provided for each of the two four-line sections. FUNCTION TABLE STROBE OUTPUT DATA INPUTS В CO C1 C2 СЗ L х х L L х X Х L н L н х Х н × х L н н L н L Н Select inputs A and B are common to both sections. H = high level, L = low level, X = irrelevant #### Functional block diagram #### 33) SN74LS191N Synchronous UP/DOWN Counters with DOWN/UP Mode Control The SN74LS191N is synchronous, reversible up/down counters having a complexity of 58 equivalent gates. The SN74LS191N is 4-bit binary counters. Synchronous operation is provided by having all flip-flop clocked simultaneously so that the outputs change coincident with each other when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple clock) counters. The outputs of the four master-slave flip-flop are triggered on a low-to-high-level transition of the clock input if the enable input is low. A high at the enable input inhibits counting. Level changes at the enable input should be made only when the clock input is high. The direction of the count is determined by the level of the down/up input. When low, the counter counts up and when high, it counts down. These counters are fully programmable; that is, the outputs may be preset to either level by placing a low on the load input and entering the desired data at the data inputs. The output will change to agree with the data inputs independently of the level of the clock input. This feature allows the counters to be used as modulo-N dividers by simply modifying the count length with the present inputs. #### 34) SN74LS283N 4-Bit Binary Full Adders with Fast Carry These improved 4-Bit full adders/subtractors feature full look-ahead across four bits to generate the carry term in typically 10 nanoseconds. This capability provides the system designer with partial look-ahead performance at the economy and reduced package count of a ripple-carry implementation. These full adders are designed so that levels of the input and output, including the carry, are in their true form. Thus the end-around carry is accomplished without the need for level inversion. (TOP VIEW) Functional block diagram #### 35) MB14601C Linear Motor Control #### CONNECTION DIAGRAM \*\* NOT USED #### **BLOCK DIAGRAM** B03P - 4580 - 0100A...C ## 36) SN75107AN Dual Line Receivers TRUTH TABLE | DIFFERENTIAL | STRO | DBES | OUTPUT | |-----------------------------------|--------|--------|---------------| | INPUTS<br>A-B | G | s | Y | | V <sub>1D</sub> > 25mV | L or H | L or H | н | | | L or H | L | н | | -25mV < V <sub>ID</sub><br>< 25mV | L | L or H | н | | < 25mV | н | н | INDETERMINATE | | | L or H | L | н | | V <sub>ID</sub> < −25mV | L | L or H | н | | | н | н | L | #### 37) SN75110N Dual Line Drivers TRUTH TABLE | LOGIC | INPUTS | INHIE | SITOR<br>UTS | OUTPUTS | | | |--------|--------|--------|--------------|---------|---|--| | Α | В | С | D | Y | Z | | | L or H | L or H | L | L or H | н | н | | | L or H | L or H | L or H | L | н | н | | | L | L or H | н | н | L | Н | | | L or H | L | н | н | L | Н | | | Н | н | н | н | н | L | | Low output represents the on state. High output represents the off state. #### 8.4.2 ECL Detail - 1) MB10102C (MC10102L) Quad 2-Input NOR Gates - 2) MD10106C (MC10106L) Triple 4-3-3 Input NOR Gates These gates are low power (25mW), high speed (2.0ns) standard MECL logic functions. High impedance input pulldowns allow high dc and ac fanout and eliminate the need to tie unused inputs to an external supply. The open emitter output allow flexibility in the selection of termination techniques and minimize the power requirements when driving transmission lines. Wire-ORing of outputs is available with the open emitter outputs. These functions are used in control, bussing, and communications in high speed central processer, high speed peripherals, digital communications systems, minicomputer, and instruments. The MB10102C is commonly used for control, and for bussing data by using the Wire-ORing capability of the basic ECL gate. - 3) MB10115C (MC10115L) - Quad Line Receiver - 4) MB10116C (MC10116L) Triple Line Receiver The line receivers are essentially very high speed linear differential amplifiers with standard ECL outputs. Maximum flexibility is allowed with the open-emitter outputs. Active current sources provide the line receivers with excellent common mode noise rejection. The functions are useful as both digital and linear parts in high speed central processors, minicomputers, peripheral controllers, digital communication systems, and testing and instrumentation systems. The MB10115C is a quad line receiver with a single output per gate while the MB10116C is a triple line receiver with complementary outputs. Both functions have a VBB reference provided to make the devices useful as Schmitt triggers and to permit them to be used in other applications where a stable reference voltage is necessary. They are also recommended for MOS to ECL interfacing and are used as sense amplifiers for MOS RAM's. ### 5) MB10124C (MC10124L) Quad TTL to ECL Translator ## 6) MB10125C (MC10125L) Quad ECL to TTL Translator The 10124 and 10125 are quad translators for interfacing data and control signals between a high speed ECL section and low speed saturated logic sections of digital equipment. The 10124 has standard TTL inputs and standard ECL, complementary, open-emitter outputs. The 10125 incorporates differential inputs and Schottky TTL "totem pole" outputs. These devices are useful in computers, instrumentation, peripheral controllers, test equipment and digital communication systems. Power supply requirements are ground, +5Vdc and -5.2Vdc. Propagation delay of the 10124 is typically 5ns. The outputs are identical to those of a standard ECL gate. An advantage of this gate is that the translation can be done in the TTL equipment and then the information can be transmitted, via balanced twisted pair, to the ECL equipment. This isolates the ECL logic from the noisy TTL environment. The 10125 has a typical propagation delay of 5ns with a fanout of 10 TTL loads. The high speed of both of these functions makes them ideal for high speed instrumentation systems and digital communication systems. ## 7) MB10131C (MC10131L) Dual D-Type Flip-Flop Dual flip-flops are standard ECL 10,000 storage and counting functions. The inputs incorporate high impedance pulldown resistors. Emitter-follower outputs are left open for maximum flexibility and minimum power dissipation. These functions are very useful for control and storage in high speed digital communication systems, instrumentation and test equipment, high speed central processors, high speed peripheral controllers and mini-computers. The 10131 is high speed dual D master slave flip-flop with asynchronous set and reset inputs, true and complement outputs. Set and reset inputs override the clock for asynchronous operation of the 10131. #### 8.4.3 Linear IC Detal ## 1) MB3607M (MC1458C) Dual Operational Amplifier The MB3607M is designed for use as a summing amplifier integrator, or amplifier with operating characteristics as a function of the external feedback components. 1: OUTPUT 1 2: INPUT 1 (-) 3: INPUT 1 (+) 4: V-5: INPUT 2 (+) 6: INPUT 2 (-) 7: OUTPUT 2 8: V+ #### 2) MB4002M **High Speed Differential Comparator** The MB4002M is a Differential Voltage Comparator intended for applications requiring high accuracy and fast response times. The device is useful as a variable threshold Schmitt trigger, a pulse height discriminator, a voltage comparator in high-speed A/D converters, a memory sense amplifier or a high noise immunity line receiver. The output of the comparator is compatible with all integrated logic forms. 1: GND 2: INPUT (+) 3: INPUT (-) 4: V<sup>-</sup> 5: NC 6: NC 7: OUTPUT 8: V<sup>+</sup> #### 3) μPC610D 10 bit D/A Convertor The $\mu$ PC610D is a complete 10bit plus sign D/A convertor. All elements of a complete sign/magnitude DAC are included-precision voltage reference, current steering logic, current sources, R-2R resister network, logic controlled polarity switch and high speed internally compensated output of amp. The wide power supply range, low power consumption, choice of full scale output voltages and sign/magnitude coding assure utility in a wide range of applications. #### 4) μ pc271C Voltage Comparator This is a single high-speed voltage comparator. This device is designed to operate from a wide range of power supply voltage, including ± 15V supplies for operational amplifiers and +5 supplies for logic systems. The output level is compatible with most DTL, TTL, and MOS circuits. This comparator is capable of driving Lamps or relays and switching voltage up to 50V at 50mA. All inputs and outputs can be isolated from system ground. The output can drive loads referenced to ground, Vcc+, Vcc-. Offset balancing and strobe capability are available and the output can be wire-OR connected. If the strobe input is low, the output will be in the off state regardless of the differential input. #### 5) MC1590G AGC Amplifier #### (TOP VIEW) 1: INPUT (-) 2: VAGC 3: INPUT (+) 4: CASE 5: OUTPUT (+) 6: OUTPUT (-) 7: V+ 8: SUBSTRATE #### 6) DG201BK Quad Mono lithic SPST CMOS Analog Switch The DG201 is a 4-channel single pole signal throw analog switch which employs CMOS technology to insure low and nearly constant ON resistance over the entire analog signal range. The switch will conduct current in either direction with no offset voltage in the ON condition, and block voltages up to 30V peak-to-peak in the OFF condition. The ON-OFF state of each switch is controlled by a driver. With a logic "0" at the input to the driver (0V to 0.8V) the switch will be ON, and a logic "1" (2.4V to 15V) will turn the switch OFF. Switch action is break-before-make. | 1: | IN1 | 9: | IN3 | |----|-----------|-----|-----------| | 2: | D1 | 10: | D3 | | 3: | S1 | 11: | <b>S3</b> | | 4: | V - | 12: | VREF | | 5: | GND | 13: | ٧+ | | 6: | <b>S4</b> | 14: | S2 | | 7: | D4 | 15: | D2 | | 8: | IN4 | 16: | IN2 | | | | | | | LOGIC | SWITCH | |-------|--------| | 0 | ON | | 1 | OFF | #### 8.4.4 FUJITSU Analog Master Slice IC Detail #### 1) MB4301C Differential Amplifier The MB4301C is a three-stage Differential input, Differential output Amplifier. All stages are gain-selectable with external resistors. - 1: Vcc2 - 2: OUTPUT2 - 3: G3A - 4: G2A - 5: G2B - 6: **AMP ENABLE** - 7: NC - 8: GND - 9: INPUT2 - 10: INPUT1 - 11: G1B - 12: G1A - 13: GC - 14: G3B - 15: OUTPUT1 - 16: Vcc1 #### 2) MB4302C **Head Selection Circuit** : GAIN CHANGE #### 3) MB4303C AGC Amp The MB4303C is a Automatic-Gain-Control Amplifier with Differential Inputs and Outputs. It contains another Differential Amplifier. - 1: INPUT2 - 2: OUTPUT2 - 3: OUTPUT2 - 4: OUTPUT1 - 5: OUTPUT1 - 6: VR - 7: VAGC - 8: VG (GND) - 9: Vee - 10: INPUT1 - 11: INPUT1 - 12: GA - 13: GB - 14: VBB - 15: INPUT2 - 16: Vcc #### 4) MB4305C Write Amplifier The MB4305C is a Write Amplifier with two write enables (WEN1 and WEN2), AC and DC echo detection output and Current-off circuit at the power failure. - 1: VB - 2: VALM - 3: WEN1 - 4: WEN2 - 5: Vcc2 - 6: DC-ECHO OUTPUT - 7: NC - 8: **GND** - 9: Vee - 10: CEX - 11: OUTPUT - 12: CURRENT INPUT - 13: HD1 - 14: AC-ECHO OUTPUT - 15: HD0 - 16: Vcc1 #### 5) MB4311C Charge Pump 16: Vcc #### 6) MB4316C R/W Bus Switch # Section 9 Parts List #### 9. PARTS LIST #### 9.1 ASSEMBLY DRAWINGS (ILLUSTRATION) The assembly drawing is the illustration that each part of every block was analyzed relationally on the assembly. Each analyzed part is given the number, which corresponds to the number in the INDEX No. column of the list. And mechanical assembly showing which part of the unit is analyzed, is given on the page. NOTE) The parts that can't be disassembled on a usual maintenance work are not illustrated in their assembled state, and given a number of the parts. And the quantity of parts, and specification are entered in the list corresponding to the number of parts. When all parts are entered in the list, the INDEX No. column will be blank. #### **9.2 LIST** The quantity of parts, the name of parts and specification are entered corresponding to the number of the illustration. #### 9.2.1 Index No. A number is assigned on each part in the illustration. The number corresponds with the INDEX No. But in case INDEX No. is given at every part of assembly, the column of INDEX No. will be blank. #### 9.2.2 Composition & Quantity Quantity of composition represents the major and minor relation to the setting No. of assembly parts. (The left side indicates large assembly, and the parts in the assembly shift to the right in turn). #### 9.2.3 Specification Specifications of parts (drawing No.) are represented. #### 9.2.4 Description Name of the part, maker of parts and applicable machine etc. are entered. #### 9.3 EXAMPLE #### **COMPOSITION & QUANTITY:** "B010-3110-T001A" consists of "B010-3110-V044A", "F6-SWINA-4 $\times$ 10S" "B010-3110-V035A" and "F6-SAHT-4 $\times$ 6" of these; "B010-3110-V044A" consists of 1-4 of the INDEX No. column, and "B010-3110-V035A" consists of 6-13. The quantity of each part that is mounted is given by the number is this column. Parts whose INDEX No. has \*mark are maintenance parts. B03P - 4580 - 0100A...C 9-1 Figure 9-1 PART LIST EXAMPLE Table 9-1 Part List Example 8 | NDEX<br>NO. | C<br>8 | COMPOSITION<br>& QUANTITY | | COMPOSITION<br>& QUANTITY | | COMPOSITION & QUANTITY | | COMPOSITION & QUANTITY | | COMPOSITION & QUANTITY | | SPECIFICATION | DESCRIPTION | CHARACTER | REMARK | REVISION | |-------------|--------|---------------------------|-------|---------------------------|------------------------|------------------------|--|------------------------|--|------------------------|--|---------------|-------------|-----------|--------|----------| | | 1 | | | B010-3110-T001A | Card Reader Unit | | | | | | | | | | | | | | 1 | | | B010-3110-V044A | Guid | | | | | | | | | | | | | 1 | | 1 | | B010-3110-X098A | Plate | | | | | | | | | | | | | 2 | - | 1 | | B010-3110-Y002A | Plate | | | | | | | | | | | | | 3 | | 2 | 1 1 | F6-SNA-3x5S65 | Screw | | | | | | | | | | | | | 4 | | 2 | | F6-WB-3S | Washer | | | | | | | | | | | | | 5 | 2 | | | F6-SW1NA-4x10S | Screw | | | | | | | | | | | | | 1 | 1 | | | B010-3110-V035A | Eccentric Roller Assy. | | | | | | | | | | | | | 6 | | 1 | | B010-3110-W026A | Roller Assembly | | | | | | | | | | | | | | | 1 | | B010-3110-X068A | Roller | | | | | | | | | | | | | *7 | | 1 | | B010-3110-X077A | Plate | | | | | | | | | | | | | 8 | İ | 2 | | F6-SNA-3x6S65 | Screw | | | | | | | | | | | | | 9 | | 2 | | F6-WM-3S | Washer | | | | | | | | | | | | | 10 | | 1 | | B010-3110-X018A | Distance Piece | | | | | | | | | | | | | 11 | | 1 | | 623ZZS | Ball Bearing | | | | | | | | | | | | | 12 | | 1 | | F6-SNA-3x6S65 | Screw | | | | | | | | | | | | | 13 | | 1 | | F6-WB-3S | Washer | | | | | | | | | | | | | 14 | 2 | | | F6-SAHT-4x6 | Screw | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | İ | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | } | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ĺ | | | | | | | | | | | | | | | | | | ŀ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 111 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 1 | | | | | | | | | | | | | | Figure 9-2 FIXED DISK UNIT Table 9-2 Fixed Disk Unit (continued) | INDEX<br>NO. | COMPOSITION & QUANTITY | SPECIFICATION | DESCRIPTION | CHARACTER | REMARK | REVISION | |--------------|------------------------|-----------------|-------------------|-----------|----------------|----------| | | 1 | B03B-4585-B112A | M2282K Fixed Disk | | M2282K only | | | | | B03B-4585-B110A | M2280K Fixed Disk | | M2280 only | | | | 1 | B03B-4585-B113A | M2283K Fixed Disk | | M2283K only | | | | | B03B-4585-B114A | M2284K Fixed Disk | | M2284K only | | | | 1 | B03B-4585-B116A | M2286K Fixed Disk | | M2286K only | | | | 1 | B03B-4585-B119A | M2289K Fixed Disk | | M2289 only | | | | 1 | B03B-4585-B117A | M2287K Fixed Disk | | M2287K only | | | | 1 | B03B-4585-B118A | M2288K Fixed Disk | | M2288K only | | | | 1 | B03B-4585-B502A | M2282N Fixed Disk | | M2282N only | | | i. | 1 | B03B-4585-B500A | M2280N Fixed Disk | | M2280N only | | | | 1 | B03B-4585-B503A | M2283N Fixed Disk | | M2283N only | | | | 1 | B03B-4585-B504A | M2284N Fixed Disk | | M2284N only | | | | 1 | B03B-4585-B506A | M2286N Fixed Disk | | M2286N only | | | | 1 | B03B-4585-B509A | M2289N Fixed Disk | | M2289N only | | | | 1 | B03B-4585-B507A | M2287N Fixed Disk | | M2287N only | | | ŀ | 1 | B03B-4585-B508A | M2288N Fixed Disk | | M2288N only | | | *1 | 1 | B030-4540-T002A | Disk Enclosure | | M2282 only | | | *1 | 1 | B030-4540-T010A | Disk Enclosure | | M2280 only | | | *1 | 1 | B030-4540-T003A | Disk Enclosure | | M2283 only | | | *1 | 1 | B030-4540-T004A | Disk Enclosure | | M2284 only | | | *1 | 1 | B030-4540-T006A | Disk Enclosure | | M2286 only | | | *1 | 1 | B030-4540-T009A | Disk Enclosure | | M2289 only | | | *1 | 1 1 1 | B030-4540-T007A | Disk Enclosure | | M2287 only | | | *1 | 1 | B030-4540-T008A | Disk Enclosure | | M2288 only | | | 2 | 1 1 1 | B03B-4585-E500A | Sub Frame Unit | | M2280 ~ M2289K | | | 2 | 1 1 1 | B03B-4585-E550A | Sub Frame Unit | | M2282 ~ M2289N | | | 3 | 1 1 1 | B03B-4540-E002A | GATE UNIT | | M2280 ~ M2289 | | | 4 | 1 1 | B03B-4540-E350A | Panel Unit | | | | | | | | | | | | Figure 9-3 SUB FRAME UNIT Table 9-3 Sub-Frame Unit (continued) | INDEX<br>NO. | | | OSITION<br>ANTITY | SPECIFICATION | DESCRIPTION | CHARACTER | REMARK | REVISION | |--------------|-----|----|-------------------|------------------|-------------------|-----------|-----------------|----------| | | 1 | | | 803B-4585-E500A | Sub Frame Unit | | M2280K ~ M2289K | | | | 1 | | | B03B-4585-E550A | Sub Frame Unit | | M2280N ~ M2289N | | | | | 1 | | B030-4585-V100A | Sub Frame Assy. | | | | | 1 | 1 | 1 | | B030-4420-Z140A | Sub Frame | | | | | 2 | 1 | 1 | | B030-4420-W103A | Pivot | | | | | 3 | ŀ | 3 | | F6-SW2NA-4x12S | Screw with Washer | | | | | 4 | - 1 | 1 | | B030-4420-X153A | Shaft | | | | | 5 | ı | 1 | | F6-ER-8sus | Retaining Ring | | | | | 6 | | 1 | | B030-4585-X105A | Plate | | | | | 7 | İ | 1 | | B030-4585-X101A | Plate | | | | | 8 | | 4 | | F6-SW2NA-4x12S | Screw with Washer | | | | | 9 | | 2 | 1 1 1 | F6-SSA-4x12S | Screw | | | | | 10 | | 1 | | B030-4585-X102A | Plate | | | | | 11 | | 1 | | B030-4420-X143A | Spring | | | | | 12 | - | 1 | | B030-4420-Z144A | Slide Plate | , | | | | 13 | | 1 | | B030-4420-Y154A | Bolt | | | | | 14 | | 1 | | F6-WM-4S | Washer | | | | | 15 | | 1 | | B030-4585-X103A | Pulley Cover | | | | | 16 | - 1 | 2 | | F6-SW2NA-4x8S | Screw with Washer | | | | | 17 | | 1 | | B030-4420-X147A | Spindle Cover | | | | | 18 | - | 2 | | F6-SW2NA-4x8S | Screw with Washer | | | | | 19 | - | 1 | | B030-4420-X156A | Plate | | | | | 20 | | 1 | | B030-4420-X146A | Plate | | | | | 21 | | 10 | | F6-SW2NA-4x10S | Screw with Washer | | | | | 22 | | 1 | | B030-4420-X109A | Packing | | | | | 23 | | 1 | | B030-4585-Y104A | Pulley | | | | | 24 | | 1 | | B030-1190-Y117A | Tapered Plate | | | | | 25 | | 2 | | F6-BA-4x20 | Hexagon Bolt | | | | | 26 | | 2 | | F6-WK-4S | Washer | | | | | 27 | | 2 | | F6-WB-4S | Washer | | | | | 28 | | 1 | | B030-4420-X150A | Gate Cover | | | | | 29 | | 4 | | F6-SW2NA-4x6S | Screw with Washer | | | | | 30 | - 1 | ı | | C63L-0670-0011#5 | Housing | CNJ4 | | | | *31 | - [ | ı | | B030-1000-0006A | Belt | | | | B03P - 4580 - 0100A...C Table 9-3 Sub-Frame Unit (continued) | INDEX | COF | MPOSITION | SPECIFICATION | DESCRIPTION | CHARACTER | REMARK | REVISION | |-------|-----|-----------|--------------------------|-------------------|-----------|---------|-------------| | NO. | & ( | YTITMAUE | SPECIFICATION | DESCRIPTION | CHARACTER | NEWIANN | NE 4 131014 | | 32 | 11 | | B42L-0110-0001A | Capacitor | C3 | M228XK | | | 32 | | | B42L-0110-0002A | Capacitor | C3 | M228XN | | | 33 | 2 | | F6-SW2NA-4×10S | Screw with Washer | | | | | 34 | 1 | | C42L-1520-0001#2E | Capacitor | C2 | | | | 35 | 1 | | F6-SW2NA-4×10S | Screw with Washer | | | | | 36 | 1 | | CT-CE62W1E682A#P | Capacitor | C1 | | | | 37 | 1 | | F6-SW2NA-4×10S | Screw with Washer | | | | | 38 | 1 | | R010V-1G-10R00-J02 | Resistor | R1 | | | | *39 | 1 | 1 | B58L-0170-0001A | Relay | RL | | | | 40 | 11 | | C58 L-0080-0001 | Socket | | | | | 41 | 1 | | C58L-0090-0001 | Holder | | | | | 42 | 1 | | B030-4420-Z106A | Plate | | | | | 43 | 2 | | F6-SW2NA-4×10S | Screw with Washer | | | | | 44 | 1 | | C65L-2100-0003 | Terminal | TRM3 | | | | 45 | 1 | | C65L-2100-0008 | Terminal | TRM2 | | | | 46 | 4 | | F6-SW3NA-3×16S | Screw with Washer | | | | | *47 | 11 | | B90L-1190-0001A | Blower | FAN | | | | 48 | 4 | | F6-SNA-4×45S | Screw with Washer | | | | | 49 | 4 | | F6-WB-4S | Washer | | | | | 50 | 4 | | F6-WM-4S | Washer | | | | | 51 | 1 | | B57L-0040-0003A | Fan Alarm Assy. | FALM | | | | 52 | 2 | | F6-SW2NA-3x6S | Screw with Washer | | | | | 53 | 1 | | B030-4420-X157A | Plate | | | | | 54 | 1 | | F6-SW2NA-3x6S | Screw with Washer | | | | | 55 | 1 | | C30L-2010-0001 | Clamp | | | | | 56 | 2 | | N42L-1911-0002<br>#FQ-13 | Spark Suppressor | SQ1, SQ2 | | | | 57 | 2 | 1 1 | C50L-2090-0006 | Diode | D1, D2 | | | | *58 | 1 | | B90L-0980-0001A | Motor | M | M228XK | | | *58 | Ì | | B90L-0980-0003A | Motor | M | M228XN | | | 59 | 4 | | CT-AD-04 | Clamp | | | | | 60 | 4 | | CT-AD-11 | Clamp | | | | | 61 | 1 | | B370-0950-0232A | Label . | | | | | 62 | 1 | | B030-4585-X106A | Plate | | | | | 63 | 2 | | F6-SSA-4×6S | Screw | | 1 | | Figure 9-4 GATE UNIT Table 9-4 Gate Unit | INDEX | 1 | COMPOSITION<br>& QUANTITY | | | | SPECIFICATION DESCRIPTION CHARACTER REMARK REVISION | | | | | | |-------|---|---------------------------|----|---------|---|-----------------------------------------------------|-----------------------|-----------|--------|------------|--| | NO. | | | | | | SPECIFICATION | DESCRIPTION | CHARACTER | REMARK | WEA 191014 | | | | 1 | | П | $\prod$ | | B03B-4540-E002A | Gate Unit | | | | | | | | 1 | | | | B030-4420-V350A | Gate Assy. | | | | | | 1 | | | 1 | | 1 | B030-4420-W351A | Gate Box | | | | | | 2 | | | 1 | | | B030-4420-X306A | Gasket | | | | | | 3 | | | 1 | | | B030-4420-W352A | Cover | | | | | | 4 | | | 2 | 1 1 | | F6-SBD-3×10S | Screw | | | | | | 5 | 1 | 1 | | | | B030-4420-Y314A | Insulator | | | | | | 6 | | 1 | | | | B030-4420-Y315A | Insulator | | | | | | 7 | | 4 | | | | F6-SW2NA-3x12S | Screw with Washer | | | | | | 8 | İ | 3 | | | | F6-SW2NA-3x6S | Screw with Washer | | | | | | 9 | | 1 | | | | F6-CBHB-8 | Holder | | | | | | 10 | | 2 | | | | F6-SW2NA-3x8S | Screw with Washer | | | | | | 11 | | 1 | 11 | | | B030-4420-X319A | Ground Plate | | | | | | 12 | | 4 | | | | F6-SW2NA-4×16S | Screw with Washer | | | | | | 13 | | 1 | | | | B370-0950-0226 | Label | | | | | | 14 | | 1 | | | | B030B-4540-F006A | Gate Circuit F | GBGM | | | | | *15 | | 1 | | | | B16B-6300-0010A | Variable Oscillator F | VOFM | | | | | *16 | | 1 | | | i | B16B-6150-0010A | Controller I | CMIM | | | | | *17 | | 1 | | | | B16B-6160-0020A | Controller K | CMKM | | | | | *18 | 1 | 1 | | | | B16B-6240-0010A | Speed Controller I | SDIM | | | | | | | | | | | | | | | | | | | | | | + | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | 1 | | 1 | | | | | | | | | | 1 1 | - | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | i | | | | | | | | | | | | | 1 | | | | | | | | | | | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## Section10 Schematics SHEET ABBR TITLE SHEET ABBR TITLE SHEET ABBR TITLE CMKM PCB Assembly Power Amplifier Schematics/Drawings List 001 031 CCI CMIM PCB Assembly VOFM I/O Signals 002 Functional Block Diagram 032 DAO 003 CMKM I/O Signals 033 Sector Generator SDIM PCB Assembly DAI VOFM PCB Assembly A-Cable Receivers 034 Write Compensation(1) 004 054 AAI DBI Write Compesation(2) RQVM PCB Assembly A/B-Cable Drivers 055 AA2 DB2 005 *035* Unit Selection Start/Stop Control ROWM PCB Assembly 036 DCI PLO II (1) 056 006 ABI Sector Address Reg. Status Generator(1) GBGM PCB Assembly 007 037 DCZ PLO II (2) ACI Control Check 008 ADI 038 DDI VFO(1) Detector Read/Write Check Detector VFO(2) 009 ADZ 039 DDZ Data Separator 040 DE1 010 AEI Status Generator(2) RQVM/RQWM I/O Signals 041 EAO 011 AFI Read/Write Control Access Head Read/Write(1) CMIM I/O Signals 042 EAL 012 BAO 043 EAZ 013 BAI Buffers Read/Write(2) Head Address Reg. Access Head Read/Write(3) 014 BBI 044 EA3 Offset Control Fixed Head Read/Write VFO/PLO Control 045 EBI 015 BCI Fixed Head Seek Control(1) 016 BDI 046 EB2 Select Driver Seek Control(2) R/W, Servo Head 017 BDZ 047 FAI Seek Error Latch Preamplifier Fixed Head Seek Control(3) LED Drivers 048 FAZ 018 B03 Diode Matrix I/O Connectors LED's/Switches 049 GAI 019 Seek Cotrol(4) BD4 020 050 GAZ AC/DC Power Supply BEI 021 BE2 Seek Error Detector Cylinder Address Register (CAR) 022 BFI Guard Bands Detector 023 BG I 024 SDIM I/O Signals CAO 025 Position Sensing(1) CAI Position Sensing(2) 026 CAZ PLO I 027 Position Sensing(3) CA3 028 CBI Servo Control(1) Servo Control(2) Servo Control(3) Schematics/Drawings List FUJITSU LIMITED 001/57 ō 10-3 FUJITSU LIMITED 016/ ) ) 10-33 ) B 10-3120 WAT 10 Ame 4/c 4/c 4/c FUJITSU LIMITED 046/ B03P - 4580 - 0100A...C M228X POWER SUPPLY CE Manual July 30, 1981 FUJITSU AMERICA, INC. B14L-0300-0018A Rev. B ## TABLE OF CONTENTS | IADLE UP | CONTENTS | Page | |----------|--------------------------|------| | 1 | GENERAL DESCRIPTION | | | 1.1 | General | | | 1.2 | Specifications | . 2 | | 2 | OPERATION | . 4 | | 2.1 | General | . 4 | | 2.2 | Main Line Switch (NFB1) | | | 2.3 | Remote/Local Switch | | | 2.4 | Alarm Lamp | . 4 | | 3 | INSTALLATION | . 5 | | 3.1 | Unpacking | . 5 | | 3.2 | Mounting | . 6 | | 3.3 | Input AC | . 6 | | 3.4 | Output Voltages | . 6 | | 4 | THEORY OF OPERATION | . 8 | | 4.1 | General | | | 4.2 | AC Input | . 10 | | 4.3 | Voltage Regulation | . 10 | | 4.4 | Over-voltage Protection | . 10 | | 4.5 | Alarm | 10 | | 4.6 | Power Sequence | . 13 | | 4.0 | Power Sequencing Signals | . 15 | | 5 | TROUBLESHOOTING | . 17 | | 6 | MAINTENANCE | • | | 6.1 | General | . 18 | | 6.2 | General Precautions | 1 P | | | Power ON/OFF | 18 | | 6.2.1 | Parts replacement | 18 | | 6.2.2 | Parts replacement | 19 | | 6.2.3 | Others | . 19 | | 6.3 | Spare Parts Replacement | . 19 | | 6.3.1 | Fuse replacement | | | 6.3.2 | Relay replacement | - | | 6.3.3 | Fan replacement | . 20 | | 6.3.4 | PWB replacement | . 20 | | 6.3.5 | Unit test | . 25 | | 6.4 | +24V/-32V Voltage Select | | | 6.5 | Input Voltage Select | . 26 | | 7 | SPARE PARTS LIST | . 4/ | | 8 | PARTS LIST | . 25 | | Q | SCHEMATICS | . 32 | # ILLUSTRATIONS | FIGURE | , Pa | 206 | |--------|------------------------------------------|-----| | 3.1 | Exterior View And Construction Of Carton | | | 3.2 | Power Supply Front View Without Cable | | | 4.1 | Power Block Diagram | | | 4.2 | Input/Output Voltages of Transformer | 9 | | 4.3 | Block Diagram and Waveform | | | 4.4 | Off Sequence when ALM | | | 4.5 | Sequencer Signals | | | 4.6 | Power On/Off Timing Chart | | | 4.7 | Power Sequencer Interface Signal | | | 6.1 | Fuse Replacement | | | 6.2 | Relay Replacement | | | 6.3 | Fan Replacement | | | 6.4 | PWB Replacement | | | 6.5 | DC Vlotage Select | | | 6.6 | Input Voltage Selecy | | | 6.7 | Final Assembly | | | 8.1 | Power Supply (Page 1 of 3) | | | 8.1 | Power Supply (Page 2 of 3) | | | 8.1 | Power Supply (Page 3 of 3) | | | TABLES<br>TABLE | | | | | | |-----------------|-----------------------------|---------|--|--|--| | 1-1<br>7-1 | Power Supply Specifications | 2<br>27 | | | | | 7 | | | | | | | ÷ | | , | | | | ## 1 GENERAL DESCRIPTION #### 1.1 General This manual describes the installation, operation, and maintenance of the Disk Drive Power Supply. The power supply is designed to provide the power required by either the Model M2201K Disk Drive or the Model M228X Disk Drive. Circuit configuration and component values were selected to accomodate the dynamic load presented by these drives. Adequate derating of components and quality workmanship have been used throughout the design and manufacture of this power supply to gain maximum reliability and operating life. Reliability and long life are also assured through the use of an internal cooling fan. Combined static and dynamic output voltage variation on all regulated outputs does not exceed $\pm 5$ % under worst case conditions of temperature. input voltage, frequency, and load. The power supply operates from a primary power source of 100V/120V AC at 50/60 Hz. Line voltage and frequency variations of $\frac{+8\%}{-14\%}$ and $\frac{+2\%}{-4\%}$ , respectively, can be colerated without degradation of power supply performance. All voltages are available on the front of the power supply using plus receptacles. The $\pm 5\,\mathrm{V}$ DC circuit has an over-voltage protection feature which operates if the output voltage exceeds 25 % of nominal. The AC input line is protected by a circuit breaker. A power sequencer circuit provides full power shut off and alarm signal if any power malfunction is detected. The power sequencer also provides for remote power on/off sequencing of the AC-A output of the power supply. This feature is selectable through a remote/local switch located on the front panel. ## 1.2 Specifications Table 1-1 shows the specifications for the Power Supply. The specifications are for operation at rated load unless otherwise indicated. This unit supplies +5V, $\pm 12V$ , and is switch selectable for -32V/+24V depending on the disk drive connected. The M228X requires +24V and M2201K requires -32V. TABLE 1-1 Power Supply Specifications | <b>PARAME</b> TER | SPECIFICATIONS | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input Voltage | 100V AC +10% or 120V AC + 3 %<br>50/60 Hz +2 % | | Rated Output Current | +5V DC <u>+4</u> % 5A - 7A<br>-12V DC <u>+4</u> % 0.9A - 2.5A<br>+12V DC <u>+4</u> % 0.5A - 1A<br>* +24V DC <u>+25</u> % 0.3A - 4A (Note 1), or<br>* -32V DC <u>+25</u> % 0.3A - 6A (Note 2) | | Output: | | | Nominal Output/ | +5V DC/Adj <u>+</u> 10 % | | Adjustment Range | +12V DC/Adj <u>+</u> 10 % | | | -127 DC/Adj <u>+</u> 10 % | | | -32V DC Unregulated, or | | | +24V DC Unregulated | | Peak Current | +5V DC 7.0A | | | -12V DC 2.5A | | | +12V DC 1.0A | | | -32V DC 6.0A, or +24V DC 4.0A | | | 115V AC - A 8.0A | | | 115V AC - B 0.5A | <sup>\*:</sup> Switch Selectable | PARAMETER | SPECIFICATIONS | |-------------------|-----------------------------------------------------------| | Protection: | | | AC Input Lines | 15A Circuit Breaker | | AC Output | Over Current Detection | | DC Output | +5V, +12V Low Voltage Detection/Over<br>Current Detection | | · | +5V Over Voltage Detection | | | +24V/-32V, 15A Fuse protected. | | FAN | Thermal Alarm | | Environment: | | | Operating Ambient | 0 °C to +40 °C | | | (+32 °F to +104 °F) | | Storage | -40 °C to +60 °C | | | (-40 °F to +140 °F) | | Relative Humidity | 20 % to 80 % (no condensation) | | Physical: | | | Height | 4.92 Inches (125 mm) | | Width | 8.27 Inches (210 mm) | | Depth | 14.96 Inches (380 mm) | | Weight | 26.5 Pounds (12.0 Kg) | Note 1; +24V Load Current Waveform Note 2; -32V Load Current Waveform #### 2 OPERATION #### 2.1 General The switches and alarm lamp of power supply unit are described in this section. #### 2.2 Main Line Switch (NFB1) This switch controls application of site AC power to the power supply unit. Turning on the switch applies power to fans, disk drive motor and DC power supply. #### 2.3 Remote/Local Switch This switch controls whether drive can be powered up from the power supply unit (Local Mode), or the control unit through the drive (Remote Mode). In the remote mode, AC power to the drive by turning on NFBl and then disk drive motor power and +24V DC are supplied when Pick/Hold signals from the control unit are grounded. In the local mode, the power is applied to the disk drive when the Main Line Switch (NFB1) is turned on. ## 2.4 Alarm Lamp Alarm lamp indicates the following power malfunction has occurred on the power supply unit. - (a) +5V DC; Over-current, High-voltage, Low-voltage and Fuse-blown. - (b) +12V DC; Over-current and Low-voltage - (c) +24V, -32V; Over-current and Fuse-blown - (d) AC input; Circuit breaker - (e) Fan; Thermal-switch - (f) AC output; Circuit breaker ## 3 INSTALLATION ## 3.1 Unpacking Use normal care when opening the reusable shipping container for the Power Supply. After unpacking the unit, visually inspect it as follows: - (a) Check for scratches, rust and soiling. - (b) Check for loose or missing parts and screws. FIGURE 3.1 Exterior View and Construction of Carton. ## 3.2 Mounting The Power Supply may be used as a bench supply or mounted in a 19-inch rack. The Power Supply should be placed where adequate ventilation is available to allow the internal fan to cool the Power Supply. No additional cooling is required when the Power Supply is rack mounted. ### 3.3 Input AC The Power Supply requires 120 volts at 50/60 Hz. An AC line option is provided with the Power Supply at the time of shipment. ## 3.4 Output Voltages All output voltages are provided at the front of the Power Supply. The grounds and voltage connections are clearly marked (see Figure 3.2). AC input has a circuit breaker and $\pm 24 \text{V}/-32 \text{V}$ and $\pm 5 \text{V}$ have individual fuses. This breaker and these fuses are mounted on the front of the Power Supply are clearly marked. Figure 3.2 Fower Supply Front View Without Cable ## 4 THEORY OF OPERATION ### 4.1 General This chapter contains circuit descriptions of the features within the Power Supply. These features are shown in block diagram in Figure 4.1. Components referenced in these circuit descriptions can be located on the schematics diagrams. FIGURE 4.1 Power Block Diagram <u>Primary</u> <u>Secondary</u> Note; Number in ( ) show the markings which are marked around wires. FIGURE 4.2 Input/Output Voltages of Transformer ## 4.2 AC Input AC line voltage is applied to TRM 1 terminals 1 and 2, and is filtered by the line filter (FIL1). The filtered AC is applied to the contacts of the circuit breaker (NFB1). When NFBl is closed, AC voltage is applied to PWl terminals 1 and 3 for AC-A output. It is also applied to the primary windings of T1 (+5, $\pm 12$ , $\pm 24/-32V$ ). The secondaries of this transformer connect to full bridge rectifiers. The output of these rectifiers is filtered to supply unregulated DC to the remaining circuitry. ## 4.3 Voltage Regulation The DC voltage regulators are composed of high quality semiconductor regulators which are commonly used in these applications and are readily available. The block diagram and waveform is shown in FIGURE 4. 3. ## 4.4 Over-voltage Protection Over-voltage protection circuits are used to insure that the output voltage level will not damage the disk drive if the power supply circuits should malfunction. In the +5V supply, a zener diode (D3) will conduct if the output exceeds 6.2V nominal. An SCR (TH1) will be gated on, taking the +5V output to 0V and will set the alarm lamp. #### 4.5 Alarm The main line is also provided with an alarm circuit. The purpose of this circuit is to protect the disk drive from improper voltage and current should a failure occur in the Power Supply. Should any of the DC voltages become abnormal, a latch is set in the form of a relay which disables the Power Supply and lights the alarm lamp on the front of the sypply. The alarm can only be cleared with a power-up sequence. Refer to FIGURE 4.4. FIGURE 4.3 Block Diagram and Waveform FIGURE 4.4 Off Sequence when ALM ## 4.6 Power Sequence The function of the power sequencer is to avoid overcurrent caused by a current surge during the start-up cycle when operating in a multiple drive configuration. A PICK command is provided to the drive from the controller. After receiving this command, the drive sends it to the Power Supply and to the next drive, if the drive itself is not in a start-up cycle. If it is in a start-up cycle, the drive sends the command to the next drive when it's spindle rotating speed exceeds 80% of its nominal speed (see FIGURE 4.5). | Disk Drive<br>PICK IN | Power Supply<br>PICK OUT | |-----------------------|--------------------------| | HCLD | HOLD | | RDY 1 | | | RDY 2 | | | RDY 3 | | FIGURE 4.5 Sequencer Signals This sequencing is effective when the Power Supply is in the remote mode, and it is ignored when the Power Supply is in the local mode. The power on/off timing chart is shown in FIGURE 4.6 FIGURE 4.6 Power On/Off Timing Chart # 4.7 Power Sequencing Signals ### PICK IN/OUT This represents the power-on command and is sent from a controller along with a HOLD signal. In the disk drive, it is transacted with RDY 1, RDY 2, and RDY 3 and is sent to the next drive (see FIGURE 4.7). ## HOLD This is used to hold the start-up command. To shut off the power, release this signal. ### RDY 1, RDY 2, RDY 3 These are the control signals for the spindle motor and are true when they are low (OV). They represent the following conditions: RDY 1: Start mode RDY 2: Mechnical ready RDY 3: Spindle rotation exceeds 70 % of its nominal speed They are used to decide whether the drive should send the PICK OUT signal to the next drive. FIGURE 4.7 Power Sequencer Interface Signals #### 6 MAINTENANCE #### 6.1 General This power supply unit needs no preventive maintenance. The parts required for maintenance are only fan, relays, fuses and one printed circuit assembly. This section describes the replacement operation of fan, relay, fuse and printed circuit assembly and the selection of voltage. # 6.2 General Precautions #### 6.2.1 Power ON/OFF - (1) Check carefully the operating condition of the unit and the drive before turning the power on and off. - (2) Always turn the power off before removing and inserting a printedcircuit board and connectors. # 6.2.2 Parts replacement - (1) Use screwdrivers and other tools matched to the size of the screws and nuts. - (2) Do not leave removed screws or nuts etc. in the unit. - (3) Tighten all the screws securely. # 6.2.3 Others - (1) Use test equipment that has been correctly calibrated. - (2) Always record the data and its processing for later reference when trouble occurs. # 6.3 Spare Parts Replacement # 6.3.1 Fuse replacement Refer to the FIGURE 6.1 FIGURE 6.1 Fuse Replacement # 6.3.2 Relay replacement - (1) Unfasten screws 20, 27 and 28 to remove the power unit cover (FIGURE 6.7). - (2) Remove the relay by snapping off the retaining latch and pulling straight out on the relay, then replace the relay. Refer to FIGURE 6.2. # 6.3.3 Fan replacement - (1) Unfasten screws 20, 23, 27 and 28 to remove the power unit cover and the fan side cover. - (2) Remove the input and FG wires (14, 15 and 16) from the fan. - (3) Unfasten screws 7-11, 17 and 18 to remove the fan (FIGURE 6.3). ## 6.3.4 PWB replacement - (1) Unfasten screws 20, 27 and 28 to remove the power unit cover (FIGURE 6.7). - (2) Unfasten screws 21, 22, 25 and 26 securing the PWB, and replace the PWB (FIGURE 6.4). #### 6.3.5 Unit test When the parts are replaced, the following checks are required. Note: Before those checks, make sure that; The connectors are properly inserted in the PC board (PWB) and there is no foreign matter in the power unit. - (1) Power ON/OFF, Output voltage check - a. Open the output connectors (PW1, PW2 and CN18) to set up the no-load condition. . - b. Set the REMOTE/LOCAL switch to LOÇAL. - c. Switch power on. - d. Confirm the following output voltages: | Circuit name | Allowable variation | Connector pins (+) (-) | | |--------------|------------------------------------|------------------------|--| | +5V | Set value <u>+4</u> % | PW2 (5) - (8) | | | +12V | 11 | PW2 (1) - (2) | | | -12V | 11 | PW2 (6) - (7) | | | +24V | Set value +25 % | PW1 (10) - (12) | | | -32V | Set value +25 % | PW1 (12) - (11) | | | AC - A | The lower limit is the input level | PW1 (1) - (3) | | | ^ AC - B | minus 2 %. | PW1 (4) - (6) | | FIGURE 6.2 Relay Replacement FIGURE 6.4 PWB Replacement FIGURE 6.3 Fan Replacement - 23 - # 6.4 +24V/-32V Voltage Select Select the +24V or -32V in accordance with the FIGURE 6.5. \* M228X ... +24V M2201 ... -32V \* The nameplate serves also to lock the switch. # 6.5 Input Voltage Select - (1) Unfasten screws 20, 27 and 28 to remove the power unit cover (FIGURE 6.7). - (2) Adjust the tap according to the input conditions (FIGURE 6.6). FIGURE 6.6 Input Voltage Select # 7 SPARE PARTS LIST | DISCRIPTION | MNEMONIC | SPECIFICATION | MANUFACTURER | Q'ty | |-------------|----------|------------------|----------------------|------| | . Fan | FANI | 109-024UL | SANYO | 1 | | Relay | RL2 | LY2-DC12-UL, CSA | 2-DC12-UL, CSA OMRON | | | 11 | RL5 | LY4-DC12-UL, CSA | 11 | 1 | | Fuse | F1 ,F2 | PL4150 | DAITO 15 A | 2 | | PCA | PWB | KS14-9948-H467 | FUJITSU DENSO | 1 | Table 7-1 Spare Parts List # 8 PARTS LIST | INDEX<br>NO. | SPECIFICATION | DESCRIPTION | N I CKNAME | REMARK | |--------------|-----------------------|--------------|------------|----------| | 1 | PL4150 | Fuse | Fl | FIG. 8.1 | | 2 | PL4150 | ,, | F2 | 11 | | 3 | LY4-DC12V (UL, CSA) | RELAY | RL5 | FIG. 8.2 | | 4 | PYC-P | METAL | | " | | 5 | PYC-P | " | | п | | 6 | LY2-DC12V (UL, CSA) | RELAY | RL2 | 11 | | 7 | F6-SPK-3X8S | SPACERS | | FIG. 8.3 | | 3 | F6-WM-3S | WASHERS | | 11 | | 9 | <b>F6-WM-3</b> S | 11 | | 11 | | 10 | F6-WB-3S | 11 | | ** | | 11 | F6-NI-3S | NUTS | | " | | 12 | 109S024UL | FAN | FANl | 11 | | 13 | 3MPX0.25 | TUBE | | " | | 14 | 20AWG (UL1007) | WIRE (BLACK) | | " | | 15 | 11 | " (WHITE) | | " | | 16 | 11 | ( " ) | | 11 | | 17 | F6-SSA-3X25S | SCREWS | | 11 | | 18 | 11 | ** | | 11 | | 19 | KS14-9948-H467 | PW B | PWB | FIG. 8.4 | | 20 | F6-SW4NA-3X6S | SCREWS | | FIG. 8.5 | | 21 | F6-SW3NA-3X6S | 11 | | '' | | 22 | F6-SW4NA-3X8S | Ff | | 11 | | 23 | F6-SSA-3X8S | ** | | £1 | | 24 | 11 | ** | | 11 | | 25 | F6-SW4NA-3X8S | 11 | | 11 | | 26 | F6-SW3NA-3X6S | ,, | | 11 | | 27 | <b>F6-SW4NA-3</b> X6S | 11 | | ,,,, | | 28 | F6-SSA-3X8S | 15 | | H | FIGURE 8.1 FIGURE 8.2 Power Supply (Page 1 of 3) - 29 - FIGURE 8.3 FIGURE 8.4 Power Supply (Page 2 of 3) FIGURE 8.5 Power Supply (Page 3 of 3) # 9 SHEMATICS Refer to the following pages. - 32 -