## Floppy Disk Data Separator Design Guide for the DP8473

## **Table of Contents**

## **1.0 INTRODUCTION**

## 2.0 THE FUNCTION OF A DATA SEPARATOR

- 2.1 Encoding Techniques
- 2.2 Typical Floppy Format
- 2.3 Obstacles in Reading Data
- 2.4 Performance Measures of a Data Separator
- 2.5 Analog Data Separator Basics
- 2.6 Operation of an Analog Data Separator
- 2.7 Digital Data Separators

#### 3.0 DP8473 DATA SEPARATOR FUNCTIONAL DESCRIPTION

- 3.1 Block Diagram Description
- 3.2 Self Calibration
- 3.3 Data Separator Read Algorithm

#### 4.0 DESIGNING WITH THE DP8473 DATA SEPARATORS

- 4.1 Basic Phase Lock Loop Theory Initially Locked Model The Charge Pump The VCO and Programmable Divider The PLL Loop Filter
- 4.2 System Performance and Filter Design Acquisition to the Data Stream Theoretical Dynamic Window Margin Determination Open Loop Bode Plots and the Second Capacitor Choosing Component Tolerances and Types

#### **5.0 ADVANCED TOPICS**

- 5.1 Design and Performance Testing
- 5.2 Understanding the Window Margin Curves
- 5.3 DP8473 Filter Switching Design Considerations Designing with a Single Filter Designing for 250K/300K/500K MFM Designing for 1.0 Mb/s and a 2nd Data Rate Designing for All Possible Data Rates
- 5.4 DP847x Oscillator Design 5.5 Trimming for Perfection
- Trimming the Loop Gain Trimming the Quarter Period Delay Line
- 5.6 Initially Unlocked Model Acquisition to the Crystal

## Bibliography

National Semiconductor Application Note 505 Bob Lutz, Paolo Melloni and Larry Wakeman February 1989



loppy Disk Data Separator Design Guide for the DP8473

## **1.0 INTRODUCTION**

Due to the increase in CMOS processing capabilities it is now possible to integrate both the analog and digital circuitry to achieve a high performance monolithic data separator. The choice of CMOS technology also enables the integration of an analog data separator function with good performance onto a floppy disk controller, resulting in National's DP8473 integrated floppy data separator/controller.

This paper discusses the functionality of the DP8473 data separator blocks, after a brief introduction to floppy disk data separator theory. It then delves into the detail of PLL design theory, providing design equations and considerations that enables the user to optimize the performance of the PLL for various applications.

## 2.0 THE FUNCTION OF A DATA SEPARATOR

## 2.1 Encoding Techniques

The floppy disk controller writes data to the floppy disk drive in a bit serial fashion as a series of encoded pulses. These pulses are then converted by the drive into magnetic flux reversals on the floppy disk media. The pulses can be later read by the drive and converted back to encoded pulses which can be decoded by the controller into the original data.

Since data is one serial set of bits, and because "real world" imperfections in the writing/reading process can cause the serial information to vary and jitter, the clocking information is embedded into the data stream, which enables synchronization to the data by the circuitry in charge of reading the data.

It is the purpose of the Data Separator circuit to take the encoded data from the disk, and to recover and separate out the clock signal. The separated clock and data signals are then sent to the controller's deserializer which converts the data to bytes of data suitable for microprocessor manipulation.

The two most popular encoding schemes used on floppy disks are: FM (Frequency Modulation), and MFM (Modified Frequency Modulation). FM defines a bit cell for each bit of data. Each cell contains a position for a clock pulse and a position for a data pulse. Each of these positions are referred to as windows. The clock pulse is present in every cell and a data pulse is present only if the data bit for that cell is a one. When this data is read back from a disk, a read clock can be generated from the clock pulses of the signal. An example of FM encoded data is shown in *Figure 1*.

FM encoding was the first method used for recording data on a floppy disk. It is still used in some low cost systems where storage capacity is not a critical issue. This method works very well and requires relatively simple circuitry to separate the clock pulses from the data pulses when the data is read back. However, only 50% of the useful disk space is used for recording data. The other 50% is used to record clock pulses.

**AN-50**5

IBM® is a registered trademark of International Business Machines Corporation

© 1995 National Semiconductor Corporation TL/F/9419

RRD-B30M105/Printed in U. S. A



MFM encoding allows 100% of the useful disk space for storing data, and is currently the most widely used recording format used for floppy disks. MFM defines a bit cell for each bit of data, similar to FM. Again, each cell contains a position for a clock pulse (clock window) and a position for a data pulse (data window). A data pulse is present if the data bit is a one. A clock pulse is present only if the data bit is a zero and the data bit in the previous bit window was a zero.

A comparison of FM and MFM can be seen in *Figure 1*. Because MFM requires fewer pulses to encode the same amount of data, the information can be stored in half the area required for FM encoded data. The only drawback of MFM is that it requires better read/write head and accompanying electronics. It also requires a higher precision data separator than FM requires. This is to resolve the location of each pulse more precisely than with FM.

## 2.2 Typical Floppy Format

A disk consists of many separate tracks. These tracks are configured as a set of concentric circles. Each track contains a set of many sectors. Each sector contains one Address Field and one Data Field. *Figure 2* shows the most common track format used on floppy disks today. It is the IBM double density standard.

The Address Field within a sector is used to identify what sector the following data field belongs to. It begins with a synchronization field or preamble to allow the data separator (which will be described soon) to synchronize to the speed at which the data is being read from the disk.

Next an address mark uniquely identifies this field as an Address Field. The address marks are encoded with a unique illegal pattern that is an MFM encoding rule violation. The violation is a missing clock pulse from a particular location within the byte. This illegal pattern guarantees that this is an address mark field and not a data pattern from some other area of the disk. The following four bytes identify the sector being read. This is followed by a CRC (Cyclic Redundancy Check). The CRC allows the controller to verify that the information read is free of errors. This is followed by a gap which is simply a series of bytes that physically separates the Address Field from the Data Field.



The Data Field contains the data that the sector represents. It begins with a preamble and data field address mark, similar to the beginning of the Address Field. The actual sector data follows this. The data is followed by a CRC and then a gap, that separates this sector from the next.

#### 2.3 Obstacles in Reading Data

Since MFM is the most popular floppy disk data encoding method the following discussion will refer specifically to MFM.

The floppy controller must be able to decode the data read from a disk drive. Theoretically, this could be a fairly easy process. The controller must first synchronize to the clock pulses in the preamble field of a sector. After that, it is just a matter of checking when the next encoded data pulse arrives. The pulse can arrive, 1, 1.5 or 2 bit periods later. Using this information the controller can decode this and all subsequent bits, reconstructing the original data from this information.

Unfortunately, this simple method is not so simple. The data pulses read back from a disk drive will generally be somewhat different from the data originally written.

There are three major sources of data degradation.

1. Bit Shift—As data is written, magnetic interaction of adjacent bits cause the data to be shifted in time from its nominal position. When these flux transitions are recorded close to each other, the superposition of their magnetic fields tends to move their apparent position. Thus when they are read, the floppy drive's peak detector moves the peak of these flux transitions apart from each other. This is the major cause of instantaneous bit shift.

(This type of data degradation is mostly predictable and can be partially compensated for by shifting the data as it is written to the disk in the opposite direction that the bit is predicted to shift. This is called Write Precompensation. The DP8473 contains circuitry required to perform this function. The write precompensation circuit intercepts the serial data being written to the disk and shifts the data early, late, or none, based on the data pattern.) Several other factors can contribute to jitter. The drive's peak detector may be unbalanced, resulting in a bit shift similar to that described above. This could cause positive going peaks to appear earlier than negative going peaks or vice-versa. Also, a long cable between the disk drive and the disk controller may contribute to bit shift.

- 2. Motor Speed Variation (MSV)—This is an error in the spindle motor speed from the nominal, and causes the data rate to vary typically 1–2% for each drive. For design purposes this value is doubled since drive media is interchangeable. Thus a slow drive can record data that is read on a fast drive.
- Instantaneous Speed Variation (ISV)—This is an additional speed error that is a constantly changing affect due to disk-jacket friction, and mechanical resonances. Usually this variation has a frequency component less than 1 kHz and causes the data rate to vary an additional 1–2% (again doubled).

While bit shift is the primary cause of decoding problems, the speed variations create difficulty in locking to the frequency of the data stream, and degrade jitter tolerance. The data separator must be able to synthesize the average frequency of the data coming in, and if the disk data rate differs from the nominal value then synchronization is more difficult.

### 2.4 Performance Measures of a Data Separator

There are several measures of data separator performance. The most universal one is window margin. Window margin measurements themselves can be subdivided into two categories, Dynamic, and Static (described shortly). Window margin is defined as the amount of bit shift that can be tolerated by a data separator without mis-decoding the data.





*Figure 3* shows a timing diagram of a typical bit cell, and its composite data and clock windows. Theoretically a pulse (either clock or data) could be shifted in time either early or late relative to its nominal position by up to 1/4 of a bit period and still be decoded correctly. This is the theoretical window boundary region in *Figure 3*. If the pulse is shifted more than this, then it would fall into another pulse's window. In reality, due to the limitations of practical data separator implementations, the actual window boundary in which data will be directly decoded is less than the full 1/4 period. This is shown in *Figure 3* as the actual window region. Typically this actual window size is measured as either a percentage of the theoretical maximum or in terms of nanoseconds. The former is the more popular method and will be used here as well. In equation form:

$$WM\% = \frac{(Actual Window Size)}{(Nominal Theoretical Window Size)} \times 100\%$$

Window margin should be measured with a specified amount of ISV and MSV, at a specific data rate, with a specified data field and format pattern, and a known bit shift algorithm. If any of these are unspecified, then a true comparison of data separator performance is more difficult. Window margin is usually specified as a percentage of the nominal frequency window (as opposed to the nominal frequency plus the MSV). There are two basic types of window margin tests. One test is where the data separator and controller must read a sector of data, in which all the bits are shifted until the data separator cannot read the sector correctly. This is called dynamic window margin. A second test is to present a long sequence of perfectly centered MFM clock pulses except for one bit. This bit is shifted until an error occurs. This second test is called static window margin.

Do Not Confuse the Two Measurements. The first one more correctly reflects the "Real World". The second one is an indicator of the accuracy of the circuits that compose the PLL, but does not include most of the errors due to the response of the PLL.

As an example of a dynamic window margin test: A data separator has a 70% window margin at 500 Kb/s, with a total  $\pm 1.5\%$  MSV, and  $\pm 1\%$  ISV. The encoding is MFM, and the data pattern is a repeating DB6DB6 ... (HEX) pattern. A reverse write precompensation algorithm is used for pattern dependent bit jitter (all bits are jittered). These conditions are one of the worst case conditions for analog data separators. This means that the data separator will correctly decode a pulse so long as it is shifted no more than  $\pm 350$  ns from its nominal position (the theoretical window at 500 Kb/s is  $\pm 500$  ns) over the full MSV and ISV range.

Another data separator performance measurement is Bit Error Rate (BER). This is a measure that is defined as ratio of the number of bit errors during long term reading divided by the total number of bits read. A small bit error rate is desirable. BER is better for evaluation of total system performance, since the performance of the whole system effects on this figure. Thus as a final system checkout the manufacturer can specify the media, drives, data separator, and determine the error rate of this system. It is relatively difficult to isolate the bit errors due solely to the data separator. This specification is a less exact performance measurement than window margin for a data separator.

#### Why is Window Margin Important?

The greater the window margin the lower the error rate. For example if a bit is read with too much bit jitter for the data separator, then that data cannot be read and the whole sector (or file) is lost. This is especially fatal since floppies do not have error correction capability.

Another area where window margin is important, is manufacturing yields. A larger window margin ensures that when intermixing best/worst case drives and controllers there is minimum fallout. Thus larger volume vendors tend to try to optimize window margin to improve yields as well as data integrity.

Each designer needs to decide for himself what margin requirements are necessary. In general, many high quality analog designs typically achieve 60-65% window margin under worst case conditions, with the best designs approaching 70%.

Later in sections 4.2 and 5.1 theoretical calculation and practical measurements of window margin are described.

#### 2.5 Analog Data Separator Basics

The job of a data separator is to produce a read clock that follows the slow data rate change caused by the drive motor variation (MSV and ISV), but not track the instantaneous bit jitter. This read clock then is used to clock in the serial data into some type of deserializer. Generating a read clock for MFM encoded data is potentially difficult. Because of the MFM encoding rules, many clock pulses are missing from clock or data windows. As a matter of fact, in a long string of one's, there are no clock pulses at all. A data separator must use both clock pulses and data pulses to synchronize to the encoded signal. The most popular method to do this is with a Phase Locked Loop (PLL).

A PLL consists of three main components, a phase detector, a filter, and a voltage controlled oscillator (VCO), as shown in *Figure 4*. Also in most cases a divider is used to divide the VCO frequency as needed. The basic operation of a PLL is fairly straight-forward. The phase detector detects the difference between the phase of the VCO (or divider) output and the phase of a periodic input signal. This phase difference is converted to a current which either charges or discharges a filter. The resulting filter voltage changes the frequency of the VCO (and also the divider) output in an attempt to reduce the phase difference between the two phase detector input signals. A PLL is "locked" when the frequency of the two phase detector input signals is the same.



#### FIGURE 4. Simplified Block Diagram of Phase Locked Loop

With a slight modified version of the basic PLL, an MFM data separator can be made. A modification is required because MFM encoded data is not a periodic signal. A phase comparison can only be made when a pulse arrives from the disk. When there is no clock or data pulse, the PLL should continue generating the frequency it was generating before the missing pulse. This is called a phase only comparison, and it is the usual method of tracking an MFM signal.



FIGURE 5. Simplified Block Diagram of Typical Data Separator

A typical data separator is shown in Figure 5. In addition to the components of a typical PLL, it includes a quarter period delay line and either a pulse gate or pulse inserter (not both). Both of these blocks enable the pulse gate or pulse inserter to decide when the phase comparison should be made. The guarter period delay line delays the incoming data pulses a guarter of a bit cell, and this feeds the pulse gate or pulse inserter. The pulse gate will disable phase comparisons when a VCO pulse occurs but read data pulses are missing. The pulse inserter will insert fake read data pulses into the phase detector when there is a VCO pulse but no read data pulse. These components are required to determine the proper timing of the phase comparisons for MFM encoded data. The need for these blocks can be demonstrated by referring to Figure 6. Only the use of the pulse gate is described since this is what is implemented in the DP8473 data separator.

Figure 6a shows two MFM bit cells, each with a clock pulse. The VCO output provides two clocks per cell since an MFM pulse can appear in either of the two windows that compose the bit cell. (Note for simplicity the divider block is janored.) To achieve lock, the data separator tries to line up the rising edge of the input pulses with the rising edges of the VCO output cycles. MFM encoded data is not periodic, that is some of the cells are missing pulses. The data separator must decide when to make a valid phase comparison. This can be seen from Figure 6a where the phase detector first makes a comparison to an early pulse, which is correct, but then on the next VCO cycle the phase detector now compares this VCO edge even though no input pulses are present. Hence, there must be a mechanism for fooling the phase detector into not making a comparison. The method chosen in the DP8473 is to use a pulse gate to eliminate the unwanted VCO edge.

However, disabling the phase detector's input does not completely solve the problem, as shown in *Figure 6b*. Here the first early pulse is compared correctly. At the beginning the next VCO cycle the data separator does not know whether to do a phase comparison, since it does not know whether the pulse is missing or just late. Thus by the time the next pulse does arrive the PLL is lost.

Therefore, the DP8473 data separator uses a  $\frac{1}{4}$  period ( $\frac{1}{2}$  bit window) long delay line with the pulse gate. Now with this delay line, all phase comparisons are made to the delayed data. Thus the PLL is operating  $\frac{1}{4}$  of a period behind the data coming from the disk, but this allows the phase comparison enable logic to determine whether a pulse will occur in a bit cell or not, and make the proper comparison.

Figure 6c shows how this works. For an early bit, the data input enables a phase comparison, and the phase detector compares the delayed data bit to the VCO edge. In the case of this early bit, the proper pump up is generated. On the next VCO cycle, the quarter period delay has detected no pulse, and so no comparison is made. For the late bit, the comparison is enabled prior to the VCO clock, so a pump down is generated until the delayed data bit is seen by the phase detector.

At nominal frequency, a delay of  $\frac{1}{4}$  of a bit ensures that the phase detector will be properly enabled even if the data bit is late all the way to the edge of its clock or data window. (Remember one bit cell contains a clock and a data window. A data pulse will appear within either (but not both) of these windows. Therefore the theoretical maximum amount of bit shift is  $\frac{1}{4}$  of a bit cell.)

The quarter period delay line solves this problem of forecasting the future. It causes the MFM encoded data pulses to be delayed by a quarter of a bit period. This allows the pulse gate to determine when data pulses exist ahead of time and thus enable the phase detector only at the appropriate times.

It is important that the quarter period delay line be accurate. If the quarter period delay line is not accurate (ie. it's too long or too short), then the window margin performance of the data separator will be reduced. This performance reduction is due to the PLL's inability to correctly resolve bit shift near the edge of a bit window. For example, if at 500 Kb/s the delay line were shorter than it should be, say 400 ns long instead of 500 ns, then a bit shifted 450 ns from its nominal position is incorrectly decoded. The window margin in this case is immediately reduced 20% from it's ideal. The same degradation occurs when the delay line is too long.



## 2.6 Operation of an Analog Data Separator

A data separator can be described as operating in one of three phases during each read cycle: Idle Phase, Initial Locking Phase, and the Tracking Phase.

Initially, when the data separator is not being used to read data from the disk, it is in the Idle Phase. While in the Idle Phase, the PLL is both phase and frequency locked to a reference frequency. (Frequency comparison is implemented by forcing a phase comparison every VCO clock.) The PLL must eventually lock to both clock and data pulses of the encoded data when it is read from the disk, so the reference frequency is generally two times the data rate frequency.

When data is to be read from the disk, the PLL switches from the reference frequency to the incoming data stream. Because the encoded data read from the disk is not a periodic signal, only phase comparisons are made. Since the PLL was initially locked to a frequency very close to twice the actual data rate, the time required for the PLL to lock onto the data read from the disk is minimized.

To further minimize this locking time, the beginning of each Address Field and Data Field starts with a preamble (or synchronization field). The preamble is a series of bytes with a zero data pattern (all clock pulses and no data pulses). When read, the preamble will produce a periodic signal with little bit jitter. The data separator can lock to this signal with the least chance of an error. It would be ideal for the floppy controller to switch the data separator from the Idle Phase to the Initial Locking Phase at the beginning of a preamble to enable the maximum amount of lock time.

Once the PLL is locked to the average frequency of the data being read from the disk, it should simply track the data frequency. This means tracking the slow data rate speed variations caused by the drive motor, yet ignoring instantaneous bit jitter. This is the Tracking Phase. The data separator then allows the controller's deserializer to start decoding the incoming data.

#### 2.7 Digital Data Separators

A second method of separating clock and data information is to use a digital data separator. While the circuits for the analog solution has evolved significantly, digital data separators have also improved somewhat, in a (less than successful) attempt to match the performance of the analog approach. These circuits are described below.

First Generation Digital Data Separator (DDS)—This circuit is a very convenient all digital data separator. Its primary advantages are simplicity, and low external parts count. This circuit usually consists of a set of counter timing circuits and some control logic to count times between individual pulses, and thus determine whether a pulse is clock or data. The SMC9216 is representative of this technology. Its major disadvantage is performance, and the inability to optimize the window margin for various lock ranges. The dynamic window margin for these types of circuits is usually around 55% with no MSV and as low as 30% with a  $\pm$ 3% total MSV.

Second Generation DDS—A sophisticated digital data separator can be compared functionally to an analog data separator. The ideal digital separator consists of a sampler (phase detector), a ROM look up table, with memory (filter), and a programmable counter (VCO). The pulse gate can be implemented as an extension of the ROM look up table. These circuits are typically much better than 1st generation circuits, but still far short of the analog approach. These circuits have dynamic window margins of 50-55% over a  $\pm 6\%$  lock range (total MSV variation).

### 3.0 DP8473 DATA SEPARATOR FUNCTIONAL DESCRIPTION

The integrated floppy disk data separator from National Semiconductor combine the performance of an analog PLL and the ease of use of a digital data separator. It does not require any external trimmed components, and it has a data rate range from 125 Kbits/sec up through 1.0 Mbits/sec. It is built using CMOS technology to achieve good linear performance as well as low power operation. A block diagram for the data separator is shown in *Figure 7*.

#### 3.1 Block Diagram Description

The heart of the DP8473 data separator is the main PLL. The main PLL consists of the VCO, programmable divider, phase detector, and the charge pump. The entire operation of the PLL and data separator logic is based on the Reference Clock which should be an accurate reference frequency. The Reference Clock is divided by two, then feeds the Secondary PLL, and the divide-by-N counter. As discussed later the Secondary PLL is used to calibrate the operation of the quarter period delay and Primary VCO. The Reference Clock's Divide-By-N counter and the Programmable Divider are both programmable counters whose divide by factor is determined by the data rate selected. The output of the divide-by-N and the Programmable divider is always twice the data rate. The output of the divide-by-N is used as a reference frequency for the PLL to lock to when the PLL is idle. The output of the Programmable Divider is the separated clock that is used to strobe the incoming pulses into the controller's deserializer.

Note: Throughout this discussion, the Reference Clock as shown in Figure 7 is the master clock for the data separator block. This Reference Clock also generates several other clock frequencies that are used by the data separator sub-sections. In the following discussions the term Reference Clock refers only to the signal in Figure 7 that feeds the divide-by-2 and divide-by-N blocks. Also the term Divide-By-N counter is used for the counter driven by the Reference Clock, whereas the Programmable Divider refers to the counter driven by the VCO.

In the DP8473, the Reference Clock of *Figure 7* is derived from a prescaler circuit that is operating at 24 MHz. The output of this prescaler circuit is 8 MHz for all data rates except 300 Kb/s. At 300 Kb/s the equivalent prescaler output is 9.6 MHz. The 24 MHz is intended to be a fixed frequency, but could be scaled lower for unique applications if desired.

Under normal operation the Secondary PLL and the Primary VCO run at one half the Reference Clock frequency. Thus the Primary VCO's output is 4 MHz (except at 300 Kb/s where the VCO output is 4.8 MHz.) Operation at different data rates is accomplished by changing the Divide-By-N and Programmable Divider.

The basic operation of the Phase Locked Loop is fairly standard although there are several added features in the DP8473 PLL. The phase detector determines the phase



difference between two inputs. One input is always the divided output of the Programmable Divider.

The other input is either a reference frequency (derived from the Reference Clock) of twice the data rate while the data separator is in the idle mode, or when reading the disk the encoded data from the drive after it has passed through the quarter-period delay line.

While in the idle mode, the phase detector determines both phase and frequency information. This is accomplished by forcing the pulse gate to enable all phase comparisions. This state is set by the top two multiplexers of *Figure 7* which in idle mode select clocks generated by the Reference Clock to enable the pulse gate on every clock edge (hence all clocks are compared by the phase detector). By locking to the Reference Clock generated frequencies in both phase and frequency, the PLL is preventing from locking both a harmonic of this frequency.

When the data separator is told to read the incoming data pulses, Read Gate is asserted. This changes the signals selected by the multiplexers. The top multiplexer switches to inputting the "raw" read data pulses into the pulse gate, and the bottom multiplexer sends read data delayed by a quarter bit period to the phase detector input. When this switch occurs, the Zero Phase Start-Up logic synchronizes the Programmable Divider's output to be in phase with the very next arriving data pulse. This causes the PLL to acquire lock to the data quicker since it is starting with a "near zero" phase error between the Programmable Divider and the encoded data.

The quarter-period delay line consists of a series of voltage controlled delay elements. The encoded data from the disk drive enters the beginning of the delay line. The output is derived from the output of one of the delay elements. The delay element used for the output depends upon the data rate used.

When locked to either the read data pulses or the reference, the phase detector issues either a pump up signal or a pump down signal depending upon whether the VCO should increase or decrease its frequency. The length of this pump signal is proportional to the amount of phase difference between the two input signals. When locked, the phase difference between the VCO and the delayed data will be small. In this case the width of the pump signal could be so small that the rise time may prevent the signal from ever being recognized by the charge pump. To ensure that the charge pump can recognize even the smallest pump signal, both pump up and pump down signals are asserted at each phase comparison and the appropriate signal is extended by an amount proportional to the phase difference between the two input signals. The pump signals are then subtracted from each other by the charge pump. Therefore, the rise time of the pump up or down signals will not degrade the performance of the charge pump.

The charge pump simply adds or removes an amount of charge proportional to the length of the pump signal to or from an external filter. The voltage of the external filter determines the frequency produced by the VCO.

Finally a synchronized clock and serial data signal is sent to the controller's deserializer by the Data Synch Logic Block. This circuit takes the output of the Programmable Divider and the Read Data pulses, and synchronizes these two signals, by centering the read data pulse in the appropriate Programmable Divider's clock cycle. This allows the controller to easily deserialize and decode the data pulses properly.

An additional block not shown here, but used on the DP8473 is the filter selection logic. This logic is used to select different filters for different data rates. The description and use of this circuitry is described in section 5.3.

#### 3.2 Self Calibration

Normally, most VCO implementations would need an external precision capacitor (maybe trimmed) to set its center frequency. Also, the quarter period delay line would require an external trimming resistor to set the delay to exactly a quarter of the data rate. The actual delay of the delay elements used in these functions would normally vary from one part to another due to normal process variations. However, the DP8473 has been designed to eliminate the need for these external trims. There are actually two PLLs in the DP8473; the Primary PLL, and a Secondary PLL. The Primary PLL is used for data separation. The Secondary PLL is used to calibrate all of the delay elements used in the chip. This includes the quarter-period delay line and the main VCO.

The VCO of the Secondary PLL is a ring oscillator of delay elements. The amount of delay that each inverter produces is regulated by a control voltage which is the internally connected output of the Secondary PLL. The Secondary PLL is locked to the same frequency as the Primary VCO, half of the reference clock frequency. The delay elements used in the secondary VCO are identical to those used in the Primary VCO and are regulated by the same control voltage. There are also the same number of delay elements in each. Therefore, the center frequency of the Primary VCO is internally trimmed to exactly half of the reference frequency. Since the delay elements in the Secondary PLL have a known delay, any number of identical elements that are set by the calibration voltage will have a very accurate delay. Thus the guarter period delay line is just a chain of these delay elements that have the desired total length.

The delay elements used in the quarter-period delay line are also of the same type used in the secondary VCO. Because the delay of each element is accurately set by the Secondary PLL, there is no need for any trimmed tuning components for any of these circuits. Essentially, the only external passive components required for the DP8473 are for the filter(s) (two capacitors and a resistor per data rate), and a resistor to set the gain of the charge pump (ie. the amount of charge pump current).

### 3.3 Data Separator Read Algorithm

Since the DP8473 floppy disk controller incorporates the analog data separator, it takes advantage of close proximity

of the controller and data separator blocks to implement a read algorithm that is much more sophisticated than previous floppy controller integrated circuits.

Before describing the details of the algorithm, a brief discussion of a disk read (or write) is necessary. When the controller is issued a read (or write) command, it is asked for a specified sector. The controller starts to look at the incoming MFM information. It scans this information, trying to locate the proper address field. In order to do this, the data separator is first told to lock to the disk data, and once locked the controller looks at the incoming information. In most controllers, the data separator is told to look at the data continuously until the correct sector address is found. This makes the data separator susceptible to being thrown out of lock, since the controller is not "watching" the data separator to see if it has maintained lock through the search process (which it can easily lose). Once the correct address is found the controller must then ensure that the associated data area is read, by re-locking to the incoming signal and then reading (or writing) the data.

Figure 8 shows in state diagram form the algorithm used by the DP8473 controller to ensure that disk data is correctly read (or written). This algorithm is much more sophisticated than previous generation controllers. The following describes the operation. When the controller is idle, the data separator is locked to the crystal/clock reference in a frequency comparison mode. (Frequency comparisons are made by disabling the pulse gate, and ensuring that all reference and VCO cycles are compared.)



When a read command is issued to the controller the controller asserts an internal Read Gate signal to the data separator. This causes the PLL to switch from locking to the reference to locking to the data with the pulse gate enabled, and the primary VCO/divider started in phase with the next incoming pulse. The PLL waits 6-bit times to lock to the data. When the seventh bit arrives the data separator assumes that this bit is a preamble bit (thus an MFM clock bit). The controller/data separator then continues looking at the data until a non-preamble pattern is detected (ie. an MFM data pulse). It then checks to see if it has now encountered an address mark with the proper rule violation. If it has not, read gate is deasserted. The data separator returns to the idle state for 6 byte times, and then starts all over again.

If three address mark bytes are found then the data separator remains locked to the data while the controller looks to see if it has found the right address field. If the controller discovers that this field is not the correct address field then it deasserts read gate for 6 bytes, and tries again.

If the correct address field is encountered, the controller deasserts read gate during the gap between the address and data fields. It then re-asserts read gate, and follows the state diagram to read the data field (ie. looking for preamble, address marks etc.).

This comparison is done on a bit-by-bit basis, therefore ensuring that the PLL never tries to lock on an unwanted field for more than one bit time. In other words, the PLL will never loose lock. This algorithm provides a very fast lock to the data stream, and ensures that the data separator never falls out of lock while reading the data. Both of these features reduce the need to do retries of operations to ensure correct execution.

# 4.0 DESIGNING WITH THE DP8473 DATA SEPARATOR

The following section is a fairly in-depth description of the design characteristics of the PLL in the DP8473 controller. (National Semiconductor cannot be responsible for the sanity of any one who ventures into this section. Hence we recommend using the filter values supplied in the datasheets.) Two elements determine the overall performance of a Phase Locked Loop: the loop gain and the loop filter design. When using the DP8473 both of these elements are controlled by the user. The amount of current in the charge pump circuit can be set with an external resistor. This will set the overall gain of the PLL. The filter is external to the DP8473 and is user definable. This gives the user the possibility of tailoring the data separator performance to his own application requirements and design criteria. The following information will present some tradeoffs that apply in choosing the external components for typical applications.

#### 4.1 Basic Phase Lock Loop Theory

This section will first start with the basic control systems model for a second order PLL, and then apply these basic equations to the individual blocks that compose the data separator in the DP8473 Controller.

#### Initially Locked Model

In order to understand the behavior of the data separator and to discuss the tradeoffs of the different design parameters, some background in the theory of PLLs will be presented. Figure 9 shows a diagram of a PLL which is assumed to be in a locked state. Each box contains the phase transfer function of the corresponding block and each node has the relative phase signal. The PLL is locked, which means that the VCO output and the input signal are at the same frequency and in-phase with each other (the phase error is a constant). This model is useful for understanding the phase locking process when the PLL is switched from the reference frequency to the incoming data.



Transfer Functions for Each Block

The frequency variations that this model take into account are assumed small enough so that the loop stays locked in frequency. Therefore, only the effect on the phase difference is considered. Also, it is easier to refer to bit shift tolerance in terms of phase. Hence the phase transfer functions yield the most appropriate information.

The concept of phase is very much related with the concept of time. The advantage of phase information is that it is independent of frequency of the signal and it is measured as a pure number (radians).

A simple RC filter model will be used to simplify the math. This is actually a good model because the effect of a second capacitor is only seen at high frequencies. This simplification allows the use of second order PLL theory that is easily available in literature. (See for example: R.E. Best, Phase Locked Loops, McGraw-Hill, 1984)

From *Figure 9* the closed loop phase transfer function for the loop can be derived using standard control system theory techniques, and reduces to:

$$H(s) = \frac{\theta_2(s)}{\theta_1(s)} = \frac{K_D K'_{VCO} F(s)}{s + K_D K'_{VCO} F(s)}$$
(1)

where  $K'_{VCO} = K_{VCO}/N$ , N being the number of VCO cycles between phase comparisons due to the divider that typically is inserted between the VCO and phase detector. The closed loop phase error function can be written as:

$$H_{\epsilon}(s) = \frac{\theta_{\epsilon}(s)}{\theta_{1}(s)} = 1 - H(s) =$$
$$\frac{\theta_{1} - \theta_{2}}{\theta_{1}} = \frac{s}{s + K_{0}K'_{VCO}F(s)}$$
(2)

 $\theta_1$  s+K<sub>D</sub>K'<sub>VCO</sub>F(s) (<sup>-/</sup>) Now we'll evaluate the variables that appear in expressions (1) and (2).

## The Charge Pump

In the phase detector/charge pump circuit a current is generated in the correct direction (positive or negative) every time the edges of the VCO/divider output and the incoming data pulses are not coincident. The current is a pulse with amplitude equal to  $I_{PUMP}$  and length equal to the phase error between the two signals. The pump current is zero for the rest of the period, so the average current is:

$$I_{Z} = \frac{I_{PUMP}\theta_{\epsilon}}{2\pi}$$
(3)

where  $\theta_{\epsilon}$  is the phase error between the VCO/divider and input pulses. The phase detector and charge pump gain is:

$$K_{\rm D} = \frac{l_Z}{\theta_{\epsilon}} = \frac{l_{\rm PUMP}}{2\pi} \tag{4}$$

where  $I_{PUMP}=K_P\times I_{R.}\ I_R$  is the current set by an external resistor at SETCUR pin. The current at this pin is:  $I_R=V_{REF}/R_1,\ K_P=$  2.5, and  $V_{REF}\cong$  1.2V. Thus combining equations:

$$I_{\text{PUMP}} = \frac{(2.5)(1.2)}{\mathsf{R}_1} \tag{5}$$

Note that the maximum current that can flow to or from the charge pump is 500  $\mu A,$  which corresponds to a resistor value of 3 k\Omega. The minimum current is limited to 125  $\mu A$  by stability and leakage constraints on the internal reference circuits. So R<sub>1</sub> must be smaller than 12 k\Omega. In conclusion, the charge pump current and resistor can be set in the following range:

$$125 \ \mu A \le I_{PUMP} \le 500 \ \mu A$$
$$3 \ k\Omega \le R_1 \le 12 \ k\Omega$$

Any value in this range can be chosen, and usually the choice is dependent on the PLL filter capacitor's mechanical size and cost. We have chosen in the datasheet a value of 5.6 k $\Omega$  since it represents a good compromise of all these considerations.

#### The VCO and Programmable Divider

The VCO gain is defined as the ratio between a frequency change at the output vs. a voltage change at the input (FIL-TER pin). This value cannot be set by the user and has been designed to be immune to process, temperature and voltage variation. There is a variation of less than  $\pm 20\%$  between different parts, and the typical value of K<sub>VCO</sub> is:

$$K_{VCO} = 25 \frac{Mrad/sec}{volt}$$
 (6)

The actual value K'\_{VCO} for expressions (1) and (2) differs by a factor of N. N is the ratio between the frequency of the internal VCO and the "instantaneous" frequency of the data. This takes into account both the factor due to the way the data is encoded, and the factor due to the internal programmable divider used for the data rate selection. The following table gives the value of N for different codes, data rates, and data patterns. K'\_{VCO} can be derived from these values of N.

## TABLE I. VCO Gain Reduction Factor for the DP8473 with a 24 MHz Crystal/Clock

| Data<br>Rate | Code | Data Patterns              | N        |
|--------------|------|----------------------------|----------|
| 1 Mb/s       | MFM  | all 0's, all 1's<br>010101 | 4<br>8   |
| 500 Kb/s     | MFM  | all 0's, all 1's<br>010101 | 8<br>16  |
|              | FM   | all 0's<br>all 1's         | 8<br>4   |
| 300 Kb/s     | MFM  | all 0's, all 1's<br>010101 | 16<br>32 |
| 250 Kb/s     | MFM  | all 0's, all 1's<br>010101 | 16<br>32 |
|              | FM   | all 0's<br>all 1's         | 16<br>8  |
| 125 Kb/s     | FM   | all 0's<br>all 1's         | 32<br>16 |

So for a 250 Kb/s MFM data rate  $N\!=\!16$  and  $K'_{VCO}=\!1.56$  Mrad/set/volt.

The loop filter calculation is made assuming lock and acquisition during a preamble (all 0's pattern), so these values of N are used in the bandwidth and damping calculations shown later.

#### The PLL Loop Filter

Inside the data separator, the charge pump output is connected directly to the VCO input. A filter is attached externally to this point. The typical configuration of this filter is shown in *Figure 10*. The output of the phase detector/ charge pump circuit is basically a current generator with a very high output impedance (hundreds of k $\Omega$ ). This high impedance combined with the external capacitor, C<sub>2</sub>, of the filter provide a small (close to 0) steady phase error after a frequency step in the input signal. The charge pump setting along with C<sub>2</sub> sets the bandwidth on the PLL. The DP8473's charge pump circuit eliminates the need for an external active filter. The resistor R<sub>2</sub> is the damping resistor and it controls the stability of the loop.





The filter design is usually improved by adding another capacitor in parallel, C<sub>1</sub>. This second capacitor is intended to improve the low-pass filtering action of the PLL. In our subsequent filter discussions, C<sub>1</sub> is ignored initially since its value will be much smaller than C<sub>2</sub>.

In the DP8473, the input of the filter is a current from the phase detector/charge pump, the output is a voltage to the VCO. Therefore, the transfer function of the filter of *Figure 9* is simply its impedance:

$$F(s) = Z(s) = \frac{1 + sR_2C_2}{sC_2}$$
(7)

(As mentioned, we are ignoring the effect of  $C_1$  for now.) Substituting these equations into (1) and (2) produces:

$$H(s) = \frac{\frac{K'_{VCO}K_{D}(sR_{2}C_{2} + 1)}{C_{2}}}{\left(s^{2} + s(K'_{VCO}R_{2}K_{D}) + \frac{K'_{VCO}K_{D}}{C_{2}}\right)}$$
(8)

This then reduces to a standard second order equation of the form:

$$H(s) = \frac{(2s\zeta\omega_n + \omega_n^2)}{(s^2 + 2\zeta\omega_n s + \omega_n^2)}$$

and similarly the error function has the form:

$$H_{\epsilon}(s) = \frac{s^2}{(s^2 + 2\zeta\omega_n s + \omega_n^2)}$$
(9)

In this discussion we won't be making use of the error function equation, however it is the basis of much of the acquisition equations which are used to derive *Figures 11* and *12*. The complete analysis is beyond the scope of this paper, but is discussed in detail by most of the references. From equation 8, and the standard second order equation we can solve for the bandwidth,  $\omega_n$  and damping,  $\zeta$ . The natural frequency is:

$$\omega_{n}^{2} = \frac{K'_{VCO}K_{D}}{C_{2}}$$
$$\omega_{n} = \sqrt{\frac{I_{PUMP}K'_{VCO}}{2\pi C_{2}}}$$
(10)

By combining K<sub>VCO</sub> and I<sub>PUMP</sub> constants, the design equations for the PLL can be simplified, by introducing K<sub>PLL</sub>, which is defined as the product of V<sub>REF</sub> × K<sub>P</sub> × K<sub>VCO</sub>. By using the K<sub>PLL</sub> constant the above equation becomes:

$$\omega_{\rm n} = \sqrt{\frac{{\rm K}_{\rm PLL}}{2\pi {\rm N} {\rm R}_{\rm 1} {\rm C}_{\rm 2}}} \tag{11}$$

where N is the VCO divider as defined in Table I. The damping factor is given by:

$$2\zeta \omega_{n} = K'_{VCO}R_{2}K_{D}\frac{K'_{VCO}R_{2}K_{D}C_{2}}{C_{2}}$$

$$2\zeta \omega_{n} = \omega_{n}^{2}R_{2}C_{2}$$

$$\zeta = \frac{\omega_{n}R_{2}C_{2}}{2}$$
(12)

These two parameters (equations 11 and 12) will allow us to calculate the PLL filter components based on bandwidth, and damping. The closed loop phase transfer function shows that the PLL behaves like a low-pass filter. It passes signals for input phase signals whose frequency spectrum is between 0 and  $\omega_n$ . This means that a second-order PLL is able to track a phase and frequency modulation of the input signal up to a frequency equal to  $\omega_n/2\pi$ , and it will not follow input variations of higher frequencies.

#### 4.2 System Performance and Filter Design

The system performance of a data separator can be described by three main criteria.

- Acquisition Time—ability to guarantee lock during a preamble.
- Window Margin—ability to recognize data shifted in time from its ideal position (bit jitter) without incorrectly decoding it.
- Tracking of Disk Data—ability to follow slow (<1 kHz) disk data speed variations.

The filter design must meet the requirements set by these performance characteristics. The two conflicting requirements are that the bandwidth must be large enough to ensure proper locking to the data stream, but as small as possible while tracking the data to maximize bit shift rejection and window margin. Primarily the filter sets the bandwidth, and it is determined by the required acquisition time as shown later.

To illustrate this, a numerical example (for 500 Kb/s data rate) is presented following the design considerations step by step. After we have completed the paper design a discussion of performace measurements is provided. Once the initially calculated paper values are chosen, then real measurements must be made, and adjustments to these values are decided upon.

## Acquisition to the Data Stream

Acquisition means to achieve phase lock and to bring the phase error of the VCO to zero, or close to it. This includes acquisition of phase lock to either the data input or to the reference frequency. The lock mechanisms for these two cases may be different.

At the moment just before Read Gate is asserted, it will be assumed that the VCO is locked to the reference frequency. It has been locked for a relatively long period of time, therefore the phase error between the VCO output and the reference frequency is nearly zero. Because the system is initially locked, the initially locked model can be used.

When Read Gate is asserted by the controller, the input to the phase detector is switched from the reference frequency to the data stream. This is an instantaneous change of both phase and frequency to the input of the phase detector. The loop must be designed to assure that it can achieve both phase and frequency lock to the incoming data. Phase and Frequency Lock implies that the steady state phase and frequency error at the phase detector input is near zero. The goal is to lock to the data stream within the length of the preamble, very often half of the preamble to increase the probability of locking successfully. In fact, during a preamble the data pulses are relatively free of bit shift and the frequency is constant. There are two basic requirements to ensure that the data separator correctly locks to the data

stream in the required amount of time. 1. The loop bandwidth must be large enough to ensure that phase and frequency error of the VCO goes to zero within the required time (usually within  $\frac{1}{2}$  the length of the preamble). This implies that the shorter the preamble the larger  $\omega_{n}$ .

The filter must also be designed to guarantee that a data pulse will never fall out of the data window during the lock process. The peak phase error during acquisition must be less than 1/<sub>2</sub> of a data or clock window (i.e. or <  $\pi/2$ ). If the filter is incorrectly designed and the data pulse falls outside the window (called cycle slipping) during acquisition, the loop may never lock within the desired acquisition time and the encoded data will not be decoded correctly. This requires that to guarantee lock over a wider variation of data rate, a larger  $\omega_n$  is required.

Both of these requirements can be approximately derived from *Figures 11* and *12*. These curves plot relative phase error normalized to  $\omega_n$  versus time in units normalized to  $\omega_n$ . This period of time, and the amount of phase error present is dependent upon  $\omega_n$  and damping.

For the first requirement, the phase error settles close to 0 in about:

$$t_{acq} = \frac{5}{\omega_n}$$
(13)

This equation yields a minimum starting bandwidth, and is valid for systems where the speed variation of the incoming data is small ( $\pm 1-2\%$ ).

For the second requirement, the peak phase error,  $\theta_{e(\text{PEEK})}$ , during acquisition can be determined from *Figures 11* and *12*. The design must ensure that the sum of this peak phase error due to a phase step,  $\theta_{e(\text{PHASE})}$ , the peak phase error due to a frequency step,  $\theta_{e(\text{FREO})}$ , and the phase error due to PLL noise and non-linearities,  $\theta_{e(\text{PLL})}$ , must all be less than  $\pi/2$ . In equation form:

 $\theta_{e(PEAK)} = \theta_{e(FREQ)} + \theta_{e(PHASE)}$ 

$$+\theta_{e(PLL)} < \frac{\pi}{2} \tag{14}$$

Thus the sum of the peak phase errors for a phase step and a frequency step must be calculated.

TL/F/9419-13



FIGURE 11. A Plot of Normalized Phase Error of a PLL to a Phase Step Input





FIGURE 14. A Plot of Normalized Bit Shift Resistance Versus Time for a PLL

For determining the peak phase step error, the value of  $\theta_{e(PHASE)}$  is the maximum Y-axis value of the chosen curve multiplied by the input phase step, and the result is in radians. For example with a damping of 0.7 a maximum error of -0.20 occurs at about 3  $\omega_n$ . If the maximum phase step is  $\pi/2$  when switching to the data, then the peak phase error is 0.1  $\pi$  radians. The choice of which curve to use depends on damping factor desired.

Since a frequency step is also present at the transition of READ GATE, the peak phase error of the frequency step given by the normalized plot in Figure 12 must also be derived. The phase error can be calculated by reading the peak Y-axis value from the desired curve and using:

$$\theta_{e(FREQ)} = Y \frac{\Delta \omega}{\omega_{n}}$$
(15)

to determine  $\theta_{e(FREQ)}$ . Where Y is the value read from the Y axis, and  $\Delta \omega$  is the maximum frequency step times  $2\pi$ . The maximum frequency step is the worst case frequency variation of the data being read from the disk drive, which is the sum of the MSV and the ISV.

With the equations for loop bandwidth, damping factor, and the relationship between acquisition time and bandwidth, the following example demonstrates the first steps at arriving at the loop filter components.

Example 1: Design a data separator using the DP8473. Determine the loop bandwidth, dampening factor, and C2, R1, R2 component values for a data separator that decodes MFM data at a data rate of 500 kbits/sec. The preamble is 12 bytes long, and the total MSV/ISV is  $\pm 6\%$ .

Select a value of pump current resistor. For example 5.6 k $\Omega$ .

Find out the minimum acquisition time required.

Generally, half preamble which is 6 bytes. Thus:  $t_{acg}$  = ((6 imes 8) bits) imes 2  $\mu$ s/bit = 96  $\mu$ s

Next calculate  $\omega_n$  based on the larger of the two acquisition requirements. The first requirement for  $\omega_n$  is:  $5/\omega_n < t_{acq}$ ; Thus:

#### $\omega_n > 52.5$ Krad/sec.

Calculate  $\omega_n$  for the second acquisition requirement, i.e. ensuring the maximum phase error is less than  $\pi/2$ . Due to the Zero Phase start-up block within the Data Separator, the maximum phase step when switching to the data is  $\pi/8$ . We'll choose a damping of 0.7. From Figure 11 the maximum overshoot is 0.2  $(\pi/8) = 0.08$ rad (Note 1.0 rad = 314 ns at 500 kb/s). Assume that the data separator contributes a total 0.1 rad noise error. This is for charge pump asymmetry, delay line variation, and VCO jitter. Using equation 18:

 $\theta_{e(PEAK)} = \theta_{e(FREQ)} + 0.08 \text{ rad} + 0.1 \text{ read} < 0.1 \text{ read}$  $\pi/2 \text{ or } \dots$ 

500 ns > 25 ns + 31 ns +  $\theta_{e(FREQ)}$  which results in:  $\theta_{e(FREQ)}$  < 443 ns or 1.41 rad

This yields the maximum tolerable phase error due to a frequency step (which is dependent on ω<sub>n</sub>).

First find the maximum frequency step in radians that the data separator must undergo. The design requirement was 6%, but in order to account for gain variations in the data separator some margin on top of this is required, so we will design to 8% total speed variation. Thus:

$$\Delta \omega = 0.08$$
 (500k)  $2\pi = 251$  Krad

The relative phase step error from *Figure 12* using a damping factor of 0.7, is Y = 0.45, plugging into equation 15:

$$\omega_{n} \geq \frac{\Delta \omega}{\theta_{e}} = \frac{0.45 \text{ (251 Krad)}}{1.41} = 80 \text{ Krad/s}$$

6

The larger of the two calculated  $\omega_n$ 's is 80 Krad/sec, so that is the chosen bandwidth.

$$C_2 = \frac{\kappa_{\text{PLL}}}{2\pi R_1 N \omega_n^2}$$
(16)  
=  $\frac{75 \text{ Mrad}}{2\pi R_1 N \omega_n^2} \approx 0.041 \text{ uF}$ 

$$=\frac{1}{2\pi(8)(5.6 \text{ k}\Omega)(80 \text{ k}^2)} \approx 0.041 \,\mu$$

We will round down to the next lowest standard value of 0.039  $\mu\text{F}.$ 

$$\begin{aligned} \mathsf{R}_{2} &= \frac{2\zeta}{\omega_{n}\mathsf{C}_{2}} \end{aligned} \tag{17} \\ \mathsf{R}_{2} &= \frac{2\zeta}{\mathsf{C}_{2}\omega_{n}} \approx \frac{2(0.7)}{(0.039)~(80\mathrm{K})} \approx 450\Omega \end{aligned}$$

In the above example we have calculated a set of component values for the acceptable bandwidth based on acquisition. This calculation yields a good starting point from which experimental measurements can be made, but may not be the optimum values. Depending on other considerations we may decide to chose a value of  $\omega_n$  that is slightly different depending on window margin, or bit shift performance; as will be shown.

#### **Theoretical Dynamic Window Margin Determination**

Previously in section 2.4 Window Margin was discussed in terms of distortions of the data that degrade the window margin. Here, using a model for these distortions we will arrive at a calculation of the expected Dynamic Window Margin for the DP8473 analog PLL. The effects of Window error, VCO jitter, and PLL response to a previous or present bit shift all cause a reduction of the available window margin available. (Remember the goal is to maximize the total available bit window.) The following analysis provides a feel for the amount of degradation due to various parameters, and serves to provide an indicator of the expected PLL performance. The following is a list of parameters that cause loss of window:

Internal Window Error (or static phase error): The window error is related to the accuracy of the internal delay line in the data path before the phase detector. As explained previously, this delay line is automatically trimmed using the crystal frequency as reference. The static phase error is the sum of two factors. One of these factors is the difference between the data stream frequency and the nominal and unavoidable internal mismatches. Another contributing factor is charge pump leakage. This factor causes a perceived phase error that is equivalent to varying the delay line length. This is usually > 2%-4%.

VCO Jitter: The VCO jitter is caused by the modulation of the VCO frequency with secondary VCO frequency, crystal oscillator and other noise. This can account for another 2–5% percent of error.

PLL Response: The PLL response to a data bit shifted from its nominal position because of noise or jitter is directly translated in a margin loss for the bits following any shifted bit. For a highly accurate PLL circuit this is the primary source of error, and it typically results in a window loss of up to 20%, depending on data pattern and frequency variation constraints.

All of these degradations are summed into the Window Margin specification.

$$\theta_{\rm wm} = (\frac{1}{2} \text{ Bit Window}) - \theta_{e(\rm PLL)} - \theta_{e(\rm SWL)}$$
 (18)

This yields the margin loss, where  $\theta_{\rm wm}$  is the total window margin or the total amount of a half bit cell in which a data pulse will be properly recognized,  $\theta_{\rm e(PLL)}$  is the error due to PLL response, and  $\theta_{\rm e(SWL)}$  is the total error contributed by imperfections of the PLL circuitry (including delay line accuracy, leakage, and noise).

The window margin loss contributed by the device accuracies are relatively straightforward, and are supplied by National. The more difficult task is to determine the window margin loss due to the PLL response.

## Tracking of the Disk Data

The bit shift produced by an average disk depends on the pattern of encoded pulses recorded on the media. Pulses that are placed close together appear to push each other apart when they are read back. This is the primary cause of bit shift.

The PLL tolerance to bit shift is dependent on the amount of data bits that are shifted, and the data pattern. It can tolerate more bit shift by individual bits if only a few of the bits within a pulse stream are shifted. However, if most of the data read by the PLL is shifted (both early and late), the loop is constantly correcting itself and is never really phase locked. Because it is not phase locked the maximum tolerable bit shift is less.

Some data patterns are better at determining PLL performance than others. These are patterns that are particularly difficult for a PLL remain locked to while the data pulses are shifted early and late. For example a bit pattern of "11000" is difficult to decode since it has pulses alternately spaced by 1 and 1.5 bit cells. See *Figure 13a*. This is difficult to decode in some cases because under maximum bit shift conditions all pulses are equally spaced.

Another bit pattern that is difficult to decode is a repeated bit pattern triplet of "110" (or "101" also referred to as a "DB6" pattern), which has a pair of pulses one bit cell apart, and the next pair two bit cells apart. This pattern is particularly difficult to decode because it contains two pulses of minimum spacing, followed by two maximum spaced pulses. This pulse pattern is shown in *Figure 13b*.

Unlike the acquisition process described earlier, the PLL must largely ignore individual bit shifts during the tracking phase. The PLL should only follow the longer term average

data rate. The desired PLL response during the tracking phase is somewhat different from the response required during the acquisition phase. Instead of a high bandwidth to decrease the lock time, a low bandwidth is preferred to prevent the PLL from following individual bit shifts. When choosing the filter bandwidth, the lowest possible value should be used that still satisfies the acquisition time requirement.

*Figure 14* can be used to determine the theoretical window margin. This curve of phase bit shift resistance plots the amount of error introduced in the PLL's VCO by a phase error. The following example will show the steps involved in calculating expected window margin, and illustrate some concepts of tracking data.

**Example 2:** Determine the total dynamic window margin for a loop with a bandwidth of 90 Krad/sec, a damping of 0.7, and at a 500 Kb/s data rate. The intrinsic circuit errors amount to 0.1 radians of the window. Calculate the margin for both the 110 and 11000 pattern.

First step is to calculate the bandwidth of the PLL while tracking these data patterns. The bandwidth is the square root of the ratio of the pulses per bit cell relative to preamble data, multiplied by the bandwidth. Preamble data has 1 pulse/bit cell, and a 110 pattern has 2 pulses per 3 bit cells, while a 1100 pattern has 4 pulses for every 5 cells. Thus:

$$\begin{split} \omega_{n(110)} &= (90 \text{ Krad/sec}) \times \sqrt{0.66} \\ &= 72 \text{ Krad/sec} \\ \omega_{n(11000)} &= (90 \text{ Krad/sec}) \times \sqrt{0.8} \\ &= 81 \text{ Krad/sec} \end{split}$$

To analyze the problem, we need to look at two bits. The present bit which has an early phase step, and the next bit which has an equal late phase step. We must determine how large a shift in the first bit can be tolerated such that the same amount of shift in the second bit will still fall within the proper window. In equation form:

 $\begin{array}{l} \theta_{e(2)} + K_{WM}\Delta\theta_{e(1)} + \theta_{PLL} \geq \theta_T \quad (19) \\ \text{where } \Delta\theta_{e(1)}, \text{ the shift of the first bit, is multiplied by } K_{WM}, \text{ which is the affect the first bit has on the VCO when then next bit arrives. } \theta_T \\ \text{ is the total window available (in this case \pm 500 \\ ns). } \theta_{PLL} \text{ is the static error degradation due to the DP847x and is 10% of 500 ns or 50 ns. } \\ \Delta\theta_{e(2)} \text{ is the maximum phase error of the second bit. We can solve for } \Delta\theta_{e(2)} \text{ assuming that } \\ \Delta\theta_{e(1)} = \Delta\theta_{e(2)}. \end{array}$ 

$$\Delta \theta_{e(2)} = \frac{\theta_{T} - \theta_{PLL}}{1} + K_{WM}$$
(20)

The value of K<sub>WM</sub> is the value read off the yaxis of *Figure 14*, at a time normalized to  $\omega_n$ . This time is the time between two bits or:

For a "110" pattern  $\omega_n(t) = (4 \ \mu s)$  (72 Krad/s) = 0.29, resulting in a value from *Figure 14* of K<sub>WM</sub> = 0.37. And for a "11000" pattern w<sub>n</sub>(t) = (3 \ \mu s) (81 Krad/s) = 0.24, which results in K<sub>WM</sub> = 0.28. Using 0.37, the window margin is:

$$\Delta \theta_{e(2)} = \frac{500 \text{ ns} - 31 \text{ ns}}{1.37} = 342 \text{ ns}$$

In terms of percentage this is  $100^{*}(342/500)\%$ = 68%. Note that this is the window margin at nominal frequency.

## **Open Loop Bode Plots and the Second Capacitor**

*Figure 15* shows the open loop gain Bode plot for the second order PLL. This plot is useful as a double check to make sure that we have a stable design and is important to show the affect of the second capacitor in the filter. In this plot, it is assumed that the charge pump output impedance is infinity.



#### FIGURE 15. Bode Plot of Open Loop Gain of DP8472/3/4 Using a Typical Filter at 500 Kb/s (from Example 1)

As can be seen, the gain starts off with a slope of 40 dB per decade due to the two poles of the filter and VCO. The phase angle starts at  $-180^{\circ}$ C. The stabilizing zero is introduced at  $\omega_1 = 1/R_2C_2$ , and causes the slope to change to 20 dB per decade.  $\omega_n$  is the extrapolation of 40 dB/dec line to 0 gain, and the actual crossing point is  $\omega = 2 \zeta \omega_n$ . Example 4 discusses how to plot this curve.

The further reduce the effect of unwanted changes in the VCO phase the second capacitor can be added to the filter. This capacitor, C<sub>1</sub>, introduces a pole, *Figure 15*, between the loop natural frequency and the data rate frequency. The pole due to the second capacitor occurs at  $\omega_2 = 1/\tau_2 = 1/R_2C_1$ . This capacitor provides further attenuation of bit shift caused frequency components, and the pump pulse noise, both of which have frequency components that are around the data frequency. The only considerations in choosing the value of this capacitor are related to the stability of the loop, and inadvertently affecting  $\omega_n$ . A good criterion for stability is that the Bode plot of the open loop gain, *Figure 15* must cross the 0 dB gain with a slope of 20 dB/dec, ie. before the break caused by C<sub>1</sub>'s pole.

To determine a simple method for deriving  $C_1$ , we must look at the open loop gain of the PLL along with the transfer function of the loop filter. The open loop gain is:

$$\frac{\theta_2}{\theta_1} = \frac{K_{\rm D} {\rm K}'_{\rm VCO}}{\rm s} \, {\rm F(s)} \tag{21}$$

Where F(s) is the filters transfer function:

$$F(s) = Z(s) = \frac{\left(\frac{1 + sR_2C_2}{sC_1}\right)}{\left(\frac{sR_2C_1C_2}{(C_1 + C_2)}\right)}$$
(22)

Combining these two equations and manipulating we find that the second pole occurs at:

$$\omega_{\rm P} = \frac{1}{{\rm R_2C_1}} \left( {\rm confirming} \, Figure \, 15 \, \right) \tag{23}$$

This is assuming  $C_2 >> C_1$  (which we ought to assume to maintain the validity of previous filter assumptions).

The zero introduced by  $C_2$  and  $R_2$  should be designed to be close to the 0 dB gain crossing. Its frequency is  $\omega_z=1/R_2C_2$ . The frequency of the pole due to  $R_2$  and  $C_1$  is approximately  $\omega_P=1/R_2C_1$ . This pole must not significantly change the slope around the 0 dB line. If we choose  $C_1=C_2/20$  the effect on the slope of the transfer function is less than 1 dB/decade at the frequencies around the 0 dB gain line crossing. Thus as a guide:

$$C_1 \le \frac{C_2}{20} \tag{24}$$

**Example 3:** For example 1, determine C<sub>1</sub>.

Very simply for example 1a:

$$C_1 \le \frac{0.039 \ \mu F}{20} \cong 2000 \ pF$$

The 1/20 factor provides the approximate value for  $\ensuremath{\mathsf{C}}_1.$ 

**Example 4:** Plot the Bode diagram of the open loop gain for the DP8472 with C<sub>2</sub> = 0.027, C<sub>1</sub> = 1000 pF, R<sub>1</sub> = 5.6 k $\Omega$ , R<sub>2</sub> = 545 $\Omega$ .

There are two easy methods of doing this. One method involves determining the open loop gain at a low frequency, where the poles and zeros don't have any affect, and then using this gain point at a start drawing the properly sloped lines to the break point frequencies. A second method is to calculate the  $\omega_n$ , and  $2\zeta\omega_n$  frequencies.

For the first method, first calculate the locations of  $\tau_1$  and  $\tau_2$  in *Figure 15*. Thus

$$\begin{split} \omega_1 &= \frac{1}{\tau_1} = \frac{1}{R_2 C_2} \\ &= \frac{1}{(545\Omega)(0.027 \ \mu \text{F})} = 6.8 \times 10^4 \\ \omega_2 &= \frac{1}{\tau_2} = \frac{1}{R_2 C_1} \\ &= \frac{1}{(545\Omega)(1000 \ \text{pF})} = 1.8 \times 10^6 \end{split}$$

Now pick a point that is below  $\omega_1$ , and calculate the open loop gain, which is:

$$K_{\text{LOOP}} = 20 \log \left[ \left( \frac{K_{\text{VCO}} K_{\text{P}} V_{\text{REF}}}{2\pi R_1 N \omega} \right) \left( \frac{1}{\omega C_2} \right) \right]$$

At  $\omega~=~10^4,$  the  $K_{LOOP}$  is:

$$K_{\text{LOOP}} = 20 \log \left( \frac{12 \times 10^6}{R_1 C_2 \omega^2 N} \right) = 39 \text{ dB}$$

Now draw a line from  $\omega = 10^4$  to  $\omega_1$  with a 40 dB/decade slope. Then at  $\omega_1$  draw a line to  $\omega_2$  with a 20 dB/decade slope, and finally draw a line from  $\omega_2$  with a 40 dB/decade slope.

To understand the affect of  $\ensuremath{C_1}$  , the additional attenuation introduced can be determined as using:

$$A_{\rm P}(w) = \frac{1}{1 + \frac{\omega}{\omega_{\rm p}}}$$
(25)

Using our previous example 1:

$$\omega_{\rm P} = \frac{1}{1000 \text{ pF } 545\Omega} = 1834 \text{ Krad, and}$$
$$\omega = 2\pi \text{ (500 kHz)} = 3142 \text{ Krad/sec.}$$

Thus

$$A_{\rm P}(w) = \frac{1}{1 + \frac{3142}{1834}} = 0.37$$

which yields an additional 9 dB of attenuation.

## **Choosing Component Tolerances and Types**

One of the most often asked questions is how accurate should the filter and charge pump resistors and capacitors be? The answer depends on how accurate a data separator is required. For a good performance design, the following criteria can be followed for each component:

 $\textbf{R_1:}$  The pump set resistor's tolerance affects the loop bandwidth,  $\omega_n.$  The loop bandwidth directly affects window margin. Due to the square root relationship, a 5% change in this resistor changes  $\omega_n$  by 2.5% which in turn affects the window margin by 1–2%. It is thus recommended that  $\textbf{R_1}$  be a 1% resistor. A standard carbon or metal film resistor with a low series inductance should be chosen.

 $\textbf{C_2:}$  The main filter capacitor also affects  $\omega_n$  in the same way as  $R_1$  so it too should be relatively accurate. 5% is recommended. This capacitor should be a very good quality capacitor, with good high frequency response and low dielectric absorption. Mica is a good choice although maybe too expensive. Polypropalene and metal film are good as well. Avoid Mylar or Polystyrene.

 $R_2$ : This resistor has a much lower affect on window margin, and thus standard 5% resistors can be used.

**C**<sub>1</sub>: The second capacitor's accuracy in not critical 10%–20%, but its high frequency characteristics should be quite good, similar to a good high frequency power supply decoupling capacitor.

#### **5.0 ADVANCED TOPICS**

The following sections discuss several specialized areas of evaluation and design of the PLL for the DP8473 controller. Also a short discussion of the crystal oscillator design considerations is given.

#### 5.1 Design and Performance Testing

Testing data separators can get rather complicated. Once the PLL circuitry, gain, bandwidth, and damping are set, then data separator lock range testing, window margin testing, and finaly bit error rate testing may be undertaken. This testing can require some fairly sophisticated setups, and is time consuming. To help the designer get started, a rigorous approach to floppy disk PLL design verification is described with reference to desired performance and available equipment. If the designer is not concerned about optimum performance for custom applications, then the values for the PLL filter and pump resistor provided in the DP8473 datasheet should prove more than adequate.

Step 1—Calculating the Filter/Pump Resistor: Following the examples above, the optimum "paper design" filter components should be calculated (or use the values provided in the datasheets and tweak them).

Step 2—Testing Lock Range and Damping: For characterization of the PLL's acquisition, a fairly simple setup can be used, which utilizes a pulse generator to provide a pulse train that simulates a preamble to be input into the data separator's read data input. A second synchronous squarewave that is 20–50 times the period of the data pulses is applied to read gate. The frequency of the read data pulses should be varied from the nominal data rate to the limits of the desired lock range, and the lock range requirement should be verified by monitoring the Filter pin, and the Pump outputs. *Figure 16* shows a typical setup, and some typical waveforms on the pump and filter pins during acquisition. *Figure 16b* shows a proper locking PLL which does not exhibit "cycle slipping". Cycle slipping is denoted by the saw tooth waveform on the filter pin, which can be seen by the locking shown in *Figure 16c*.

In both *Figure 16b* and *c* the total amplitude,  $\Delta V$ , of the filter pin waveform is typically less than 200 mV.

The object is to adjust the PLL bandwidth to ensure that when locking over the desired range of data rates (for example 500 Kb/s  $\pm$ 6%) that no cycle slipping occurs. If slipping does occur then the bandwidth should be increased.

A second piece of information that these curves provide is verification of the damping of the PLL. As in *Figure 16b* the filter pin waveform should slightly overshoot, and then (maybe) slightly undershoot the eventual locked voltage. If there is very little overshoot then the loop may be overdamped, and if the filter pin voltage "rings" for a few cycles the loop is probably underdamped. For example, *Figure 16c* not only cycle slips, but does not overshoot, therefore the loop bandwidth may be fine, and the loop is just too heavily damped.

Step 3—Window Margin Evaluation: Usually to perform this test a disk simulator should be used to simulate the worst case drive read data conditions, and measure the error performance of the data separator. This simulator can be used to vary the following parameters:

- 1. Motor Speed Variation
- 2. Instantaneous Speed Variation
- 3. Instantaneous bit shift
- (to determine the window edge)
- 4. Data pattern.

The test setup shown in *Figure 17* can accomplish some of this testing. The disk simulator looks like a formatted disk to the controller/data separator. To test the data separator, software in the host computer performs a repeated series of read operations over a period of time, while the designer programs the disk simulator to vary the data rate from one end of the lock range to the other. At each data rate the bit shift is increased until the error rate increases above a minimal threshold.

This testing should measure window margin over the entire lock range, and under conditions as described in section 2.4. Typically this process is a trial-and-error process. The bandwidth and damping can be adjusted based on the results of these tests.





ISV may also be simulated. Unfortunately most disk simulators do not easily test for this. Therefore it is very likely that the window margin measurement will be made with only MSV variation initially. This may also be desirable since MSV-only testing will yield a better understanding of the PLL's lock range. If MSV-only testing is done initially then the design of the PLL and total frequency range for evaluation should be the sum of the desired MSV and ISV. For example, a design requirement of  $\pm 3\%$  ISV and  $\pm 3\%$  MSV can be approximated by  $\pm 6\%$  MSV.

If an MSV-only test is done, it may be useful to then follow this with a simple ISV test just to double check that the loop will follow the ISV properly with little degradation in window margin. It is also sometimes useful to vary the ISV frequency until the window margin degrades, just to give an indication of how high the ISV frequency can go. A typical PLL's ISV performance should not degrade until the frequency is greater than about 800 Hz.

Step 4—Considering Temperature, Supply and Device Variations: The next step is to take the above "optimum" filter and simulate variations in gain induced by temperature, supply and processing. This is accomplished with the same disk simulator setup as in step 3. To simulate these variations, the designer need only vary the pump resistor's value. This will affect the open loop gain identically to device variations. The above tests should be re-run with a minimum and maximum resistor. If the performance "falls-off-a-cliff" then some compromises and adjustments to the filter may be required.

For relatively small temperature ranges a resistor variation of  $\pm$ 10–15% should be adequate. For full 0°–70° simulation, resistor variation of  $\pm$ 20% is a more accurate reflection of the DP8473 performance. If for some reason the performance of the data separator cannot be maintained at the desired window margin, then trimming the pump resistor may be needed to meet performance over the full process spread.

The final simulation involves varying the delay line length. It is possible to simulate variations in the delay line by forcing a leakage current onto the filter pin (at the VCO input) using a pull up or pull down resistor. This leakage current will cause a phase error within the loop and will cause the loop to act as if the delay line length were changed. Before actually running dynamic window margin tests, the designer must determine the actual length of the delay line, and then adjust this length to the limits specified in the datasheet. Then at each limit the dynamic window margin test can be performed.

In order to measure the length of the delay line a static window margin test can be performed. This test uses a disk simulator with a format that has all 0's or 1's data fields. Within the data field one bit is shifted until the PLL mis-decodes the data. Using the maximum tolerable bit shift number, the delay line length can be extrapolated. This same measurement can be done with various filter pull up/down resistors. By proper resistor selection the limits of the delay line length can be simulated. Using these simulated delay line techniques a dynamic window margin test can be run, and the resultant PLL performance can be characterized.

Step 5a—Bit Error Rate Measurements: This test is performed as a verification of the final total system. It consists of putting together a complete floppy drive, floppy media, separator, and controller system then running long term read/write tests randomly across the disk media. For a known number of read/writes and the resultant value of read errors, a number can be derived that is the ratio of bit errors to total number of bits read. This test proves the integrity of the entire system, and should be performed over some manufacturing spread of products. While this test is useful to verify the complete system integration, the data separator is only one small part of the total contribution to the total system error rate.

Step 5b—Real World Worst-Case Tests: As a final analysis and proof that the data separator is solid it is often useful to test the data separator on a known "worst case" drive and disk. Generally the evaluation is done with a disk that is recorded off speed and off track. This ensures that a maximum amount of bit shift and speed variation is present. The main problem is to ensure that the disk still has acceptable data. If excessive errors are encountered, evaluation of the types of error that are occurring can be used to determine whether the bandwidth of the PLL needs to be increased (acquisition related errors) or decreased (bit shift related errors).

#### Alternate Simple In-System Data Separator Evaluation

Provided here are some quick tips on evaluating the data separator without any test equipment, but just by running long term in-system tests.

- If after some initial testing a lot of sector or ID address mark or data address mark not found errors are given by the controller, then in all likelihood the data separator is not locking properly. The bandwidth of the loop should be increased, or possibly the loop is too heavily overdamped.
- If the disk controller is experiencing a large amount of address or data field CRC errors, then probably the loop is being sent out of lock by bit shift noise. Thus, the gain of the loop may be too high or the loop is underdamped.

#### 5.2 Understanding the Window Margin Curves

Careful analysis of a window margin curve can yield quite a bit of information about the data separator characteristics. *Figures 18a, b,* and *c* show some typical window margin plots. These curves were made using a disk simulator that outputs a "reverse write precompensated" bit shift pattern to the data separator.

These curves plot the maximum bit shift tolerance (vertical axis) versus motor speed variation (MSV-only) (horizontal axis). The controller was programmed to perform a repetitive single sector read, while the simulator outputs a formatted track at the programmed MSV and bit shift amount. All the data read with MSV and bit shift amounts that fall under and within the curve (shaded area) can be consistently read correctly. All data read with MSV and bit shift amounts outside and above the curve either could not be correctly located by the controller, or had errors in it.

The first thing to note is that as the MSV variation from the nominal frequency increases, there is a point at which the PLL performance drops to zero bit shift (the vertical lines of the curve). This is an indication of the lock range of the PLL. Thus for *Figure 18a* the lock range is -8% to +10%. This asymmetry in the lock range is typical of the DP847x series PLLs and is due to a slight skew in the charge pump. This

skew adds some bit shift rejection improvement. Figure 18b has a lock range of -7% to +9%, while Figure 18c has a much wider lock range of nearly  $\pm 12\%$ . This is an indication of the loop bandwidth. Here Figure 18a has the lowest bandwidth, then Figure 18b, and finally Figure 18c has the highest bandwidth.

Another characteristic of each of these curves is the downward slope in the positive MSV direction. The start of this slope is the point at which the delay line becomes longer than the  $\frac{1}{4}$  period of the data rate. For example, in *Figure 18a* the slope starts at about 0 MSV (ignoring the dip at zero MSV for the moment which is due to some internal noise). This indicates that the delay line is a quarter period of the nominal data rate. Unfortunately, this causes a degradation in performance at higher MSV. In *Figure 18b* the slope starts at about +3%-4% MSV, and so the delay line is about 3%-4% short at a nominal data rate. This is an optimal delay line length to maximize performance over a  $\pm 6\%-8\%$  lock range. In *Figure 18c* the delay line is about 3%-4% too long and so there is quite a bit of degradation in window margin in the +MSV portion of the curve.

A final observation is that the wider the bandwidth the lower the window margin, assuming other things like data rate remain constant.

Another interesting fact to note is the type of errors that occur when the bit shift/MSV exceeds the PLL performance. Generally to the left or right of the curve (extreme MSV) the controller will give "Address Mark not Found" errors which is an indication of the PLLs' inability to lock properly. Errors for bit shift that exceeds the curve but for MSV within the PLL's lock range are generally CRC errors, although at very high bit shift a mixture of CRC and Address Mark Errors are expected.

## 5.3 DP8473 Filter Switching Design Considerations

Due to the desire to handle multiple data rates, the DP8473 incorporates on-chip data rate selection logic, and also filter switching logic. In this section we will discuss how this logic works and how to design a set of filters to maximize performance at various combinations of data rates.

#### **Designing with a Single Filter**

Previous design examples have dealt with optimization of a single filter at a single data rate. If the DP8473 is to be used at one data rate, the circuit connection is shown in *Figure* 19, and its design is straight forward. It is possible to use a single filter and obtain a reasonable performance at two data rates (i.e., 250 Kb/s and 500 Kb/s or 500 Kb/s and 1 Mb/s). This can be accomplished since the loop bandwidth is scaled by the PLL's divider. Since the divider value increases by a factor of two when going from the high to the low data rate, the bandwidth scales by:

$$\omega_{n250} = \frac{\omega_{n500}}{\sqrt{2}}$$

This scaling is probably not enough to optimize the lower data rate and the damping is affected too, but the single filter approach can still provide acceptable performance in many instances.



## Designing for 250K/300K/500K MFM

This next filter configuration allows fewer compromises (and hence better performance) when using all 3 PCAT data rates. This configuration is shown in *Figure 20*. This circuit uses two pairs of R's and C's that compose two independent filters. One filter is connected to the FGND250, and the other to FGND500.

To implement the design of *Figure 20*, first design single optimum filters at 250 Kb/s, 300 Kb/s, and 500 Kb/s. Use a single pump resistor for all data rates. Verify and tweak the performance of these filters individually. The 500 Kb/s filter can be directly used. The 250 Kb/s and 300 Kb/s individual filter values need to be compromised into a single R and C filter. C<sub>1</sub> should be 1/20<sup>th</sup> of C<sub>2</sub>, and if desired C<sub>3</sub> can be added with a value that is 1/20<sup>th</sup> of C<sub>4</sub>.

## Designing for 1.0 Mb/s and a 2<sup>nd</sup> Data Rate

By adding an additional capacitor to *Figure 19* 1.0 Mb/s data rate can be supported, as shown in *Figure 21*. In this figure a single damping resistor is used, but depending on the chosen data rate, one or both capacitors is selected. This configuration allows the bandwidth to be adjusted more flexibly when designing for the various data rates. The design process is, however, a little more complex.

To implement the design of *Figure 21*, first design single optimum filters at 1.0 Mb/s and 500 Kb/s (or 250 Kb/s). Use a single pump resistor for all data rates. Verify and

tweak the performance of these filters individually. Using these values, choose a value for R<sub>2</sub> (damping resistor) that is a good compromise for all data rates. Next choose C<sub>2</sub> to be the optimum value from the initial individual design verification of the 1.0 Mb/s design. Next choose C<sub>3</sub> such that the sum of C<sub>2</sub> and C<sub>3</sub> equals the value for the optimum 500 Kb/s (or 250 Kb/s) design. Finally, choose C<sub>1</sub> to be 1/20<sup>th</sup> of C<sub>3</sub>.

#### Designing for All Possible Data Rates

To support all possible data rates the simplest circuit configuration is one similar to *Figure 20*, but with an additional capacitor selected for the 1 Mb/s data rate.

To implement the design of Figure 22, first design single optimum filters at 250 Kb/s, 500 Kb/s, (300 Kb/s also if needed), and 1 Mb/s. Use a single pump resistor for all data rates. Verify and tweak the performance of these filters individually. Using all of these values, choose a value for R2 (damping resistor) that is a good compromise for all data rates. Next choose C2 to be the optimum value from the initial individual design verification for 1 Mb/s data rate filter. Next choose C<sub>3</sub> from the 500 Kb/s initial design. C<sub>3</sub> should be chosen such that C2+C3 equals the optimum 500 Kb/s filter value. Then the 250 Kb/s (and 300 Kb/s if used) filter capacitor, C<sub>4</sub>, must be chosen in a similar manner. C<sub>4</sub> should be chosen such that  $C_4 + C_2$  equals the optimum 250 Kb/s filter capacitor value, or if using 300 Kb/s it must equal the best compromise 250/300 Kb/s filter capacitor. C<sub>1</sub> should be chosen to be 1/20<sup>th</sup> of C<sub>2</sub>.





The previous filter does, however, have some minor performance tradeoffs if all data rates are to be implemented. If the best performance is desired, then the configuration shown in *Figure 23* should be used. In this figure, 3 individual filters are used for each of the data rates. The 1.0 Mb/s filter must be switched via some external circuitry, labeled "ground switch" in the figure. The circuit should enable this filter only when 1 Mb/s data is used, and this filter should be disabled when any other data rate is needed. The circuit to accomplish this could be as simple as an open collector gate derived from the RPM/LC pin, or an alternative that uses no additional hardware is to use an unused drive select output. If the latter option is chosen, then software will have to select the 1 Mb/s filter prior to using this data rate by enabling this bit in the Drive Control Register.

The design of this filter network is very straightforward. Simply design and optimize each filter individually, and use these filter values directly. (Again if 300 Kb/s is also used the 250 Kb/s filter used will be a compromise between the optimal 250 Kb/s and 300 Kb/s filters derived individually.)

## 5.4 DP8473 Oscillator Design

Figure 24 shows the schematic of the crystal oscillator used on the floppy disk controller. This circuit consists of a simple inverter whose impedance has been optimized for use as an oscillator. The inverter is biased into its linear operating region by a high value (>1 MΩ) resistor that is in parallel with the crystal. This biasing allows the inverter to operate as a simple inverting linear gain element.



## Oscillator Circuit for DP8473

The DP8473 oscillator is intended to be used with a fundamental mode parallel resonant crystal. The only external components required are the crystal and two external capacitors. These capacitors are usually very small (picofarads).



| TABLE II. Important Parameters for Crystal Selection |             |  |  |  |
|------------------------------------------------------|-------------|--|--|--|
| Parameter                                            | DP8473      |  |  |  |
| Crystal Frequency                                    | 24 MHz      |  |  |  |
| Oscillatory Mode                                     | Fundamental |  |  |  |
| Oscillator Resonance                                 | Parallel    |  |  |  |
| Accuracy                                             | <0.5%       |  |  |  |
| Series Resistance                                    | <100Ω       |  |  |  |
| Shunt Capacitance                                    | <7 pF       |  |  |  |
| External Parallel                                    |             |  |  |  |
| Capacitors                                           | 10 pF       |  |  |  |
| (include parasitics)                                 |             |  |  |  |

Table II shows the important parameters to check for when selecting a crystal to use with the DP8473. While the recommended resonance mode is parallel, a series resonant crystal can be used. It will just oscillate in parallel mode 30 ppm-300 ppm from its ideal frequency.

If an external oscillator circuit is used, it must have a duty cycle of at least 40%-60%, and minimum input levels of 2.4V and 0.4V. The controller should be configured so that the clock is input into the OSC2 pin, and OSC1 is tied to around.

#### 5.5 Trimming for Perfection

The integrated data separator was designed to achieve excellent performance. However, product, temperature, and power supply variations can degrade performance somewhat. This can lead up to a 10% variation in window margin performance. While this is still exceptional for any analog design, it is possible to trim out this variability.

The two major factors that contribute to data separator performance degradation are: 1) Loop Gain variation; 2)  $\frac{1}{4}$  period delay line length variation.

## Trimming the Loop Gain

The loop gain variation can be trimmed by replacing the pump resistor, R<sub>1</sub>, with a variable resistor. This resistor should be trimmed based on the ideal lock range of the PLL desired. For example, if a  $\pm 6\%$  lock range is desired, then during final board product test, a tester can be used to measure the total lock range and R<sub>1</sub> can be adjusted larger to reduce lock range, or smaller to increase it.

#### **Trimming the Quarter Period Delay Line**

The perceived length of the quarter period delay line can be modified by causing a static phase error in the loop to compensate for the quarter period delay line's error. This is accomplished by placing a pull up or pull down resistor on the filter pin. This resistor can be adjusted by measuring the Static Window margin for both an early and late single bit shift. Based on these measurements the delay line can effectively be adjusted by changing the value of the filter pull up/down resistor.

## 5.6 Initially Unlocked Model

This section is provided in order to complete the full discussion of the theoretical operation of a data separator. It is useful to discuss how the controller locks back to the crystal/clock reference when it needs to. This operation is taken care of by the controller so that the user need not concern himself with the design aspects of this section. However, if the user desires a more complete understanding of the entire lock process that the data separator goes through, this section is presented.

Another model is used to analyze the behavior of the PLL in an unlocked state. It is assumed in this model that the loop is not locked, and the VCO frequency is different from the input frequency. This model can be used to evaluate how the PLL re-locks to the reference clock after reading bad data and being thrown off frequency.

The first operation of the PLL is to frequency lock, so for this model each block is described as a function in terms of frequency, not phase. An equation can be derived for the frequency error that is similar to equation (2) for the phase error:

$$K_{e} = \frac{\Omega_{e}}{\Omega_{1}} = \frac{1}{\left[1 + K_{\text{DF}} K'_{\text{VCO}} F(s)\right]}$$
(26)

In the initially unlocked model, the phase detector has a key role. The phase detector compares the VCO output with the input signal. If the VCO output rising edge is leading the input signal, a pump-down signal is generated from this edge of the VCO to the next rising edge of the input signal. If the VCO is lagging the input signal, a pump-up signal is generated from the edge of the input signal to the rising edge of the VCO.

There is no overshoot of the VCO frequency. Only one type of pump signal is generated, up or down, to bring the VCO frequency toward the input frequency. For example, if the VCO frequency is higher than the input frequency, only pump-down signals are generated. It can also be seen that the larger the frequency difference between the VCO and the input, the longer the pump pulses become. The average current flowing from the charge pump is roughly proportional to the frequency difference of the signals at the input of the phase (and now also frequency) detector. The phase detector gain is:

$$K_{\mathsf{DF}} = \frac{\mathsf{I}_{\mathsf{PUMP}}}{\Delta\omega} \tag{27}$$

for  $\omega_2 < 2\omega_1$ , where  $\Delta \omega = \omega_2 - \omega_1$ , and

$$K_{\rm DF} = -I_{\rm PUMP} \tag{28}$$

for  $\omega_2 > 2\omega_1$ . Therefore, if  $\omega_2$  is not too far from  $\omega_1$ , the expression (8) can be written for our PLL as:

$$K_{e}(s) = \frac{\frac{s\Delta\omega C_{2}}{K'_{VCO} I_{PUMP}}}{1 + s\left(R_{2}C_{2} + \frac{\Delta\omega C_{2}}{K'_{VCO} I_{PUMP}}\right)}$$
(29)

This expression will allow the calculation of the time that the loop requires to lock back to the reference after a read operation goes through a bad data field or write splice.

## Acquisition to the Crystal

After the completion of a read attempt, it is important to ensure that under the worst case conditions the PLL will properly re-lock itself to the reference clock. In order to achieve the required performance during the acquisition to the data stream, the PLL must have reached the lock to the crystal before it is allowed to lock back to the data. If the PLL attempts to lock to a write splice the VCO may be pulled way off frequency. To prevent this, read gate should be deasserted as soon as a wrong or bad data field is detected. This will prevent the VCO frequency from being pulled too far away. The DP8473 read algorithm has been optimized to prevent this.

If the PLL is locked to the data stream, when read gate is deasserted, the lock mechanism to lock back to the reference frequency is quite similar to locking to the data. If the frequency of the VCO has been swept way off frequency because of a bad data field, noise, write splice, or missing data, the unlocked PLL model must be used. Since when locking to the crystal the phase-frequency comparison is always enabled, the phase detector acts as a frequency discriminator. Switching to the crystal imposes a frequency step to the PLL. It can be demonstrated that the frequency error generated is an exponential function of time, going to 0 with the time constant of:

$$T_{P} = R_{2}C_{2} + \frac{C_{2}\Delta\omega R_{2}N}{K_{PLL}}$$
(30)

Thus  $T_{\text{P}}$  can be assumed to be the worst case acquisition time to the reference clock.

**Example 3:** From the previous example 1, we have chosen the values for the components of:  $C_2 = 0.039 \ \mu$ F,  $R_2 = 535\Omega$ . We would like to find the worst case time required to re-lock to the

crystal. Assume that the maximum frequency range of the VCO is  $\pm\,30\%$ 

If the VCO is pulled 30% off center, then:

 $\Delta \omega = 2\pi$ (500 kHz) (0.30) = 942 Krad/sec

Using equation (10) for example 1, we can obtain:

$$T_{P} = (0.039 \ \mu\text{F})(545\Omega) \\ + \frac{(0.039 \ \mu)(942 \text{K})(5.6 \text{K}\Omega)(8)}{(75 \ \text{Mrad})}$$

 $T_P = 41 \ \mu s$ 

This is about 4 byte times. Thus, read gate must be deasserted for this length of time before re-asserted to assure that the PLL has relocked to the reference. Most floppy controllers de-assert read gate much longer than this, and the DP8473 deasserts its internal read gate for 6 bytes.

## Bibliography

Gardner, Floyd M. PhD., *Phase Locked Techniques*, 2nd edition. New York: John Wiley and Sons, 1979

Best, Roland E., *Phase Locked Loops*, New York: McGraw-Hill, 1984

*DP8470 Phase Locked Loop* Data Sheet, National Semiconductor Corp. 1986,7

*DP8472 Floppy Disk Controller PLUS* Data Sheet, National Semiconductor Corp. 1986,7

DP8473 Floppy Disk Controller PLUS/2 Data Sheet, National Semiconductor Corp. 1987 Floppy Disk Data Separator Design Guide for the DP8473

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

 Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.  A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



| National Semiconductor<br>Corporation<br>1111 West Bardin Road<br>Arlington, TX 76017<br>Tel: 1(800) 272-9959<br>Fax: 1(800) 737-7018 | National Semiconductor           Europe         Fax: (+49) 0.180.530 85 86           Email: cnjwge@tevm2.nsc.com           Deutsch Tel: (+49) 0.180.530 85 85           English Tel: (+49) 0.180.532 78 32           Français Tel: (+49) 0.180.532 78 54           Italiano Tel: (+49) 0.180.532 78 54 | National Semiconductor<br>Hong Kong Ltd.<br>13th Floor, Straight Block,<br>Ocean Centre, 5 Canton Rd.<br>Tsimshatsui, Kowloon<br>Hong Kong<br>Tel: (852) 2737-1600<br>Fax: (852) 2736-9960 | National Semiconductor<br>Japan Ltd.<br>Tel: 81-043-299-2309<br>Fax: 81-043-299-2408 |
|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.